cynse70032 Cypress Semiconductor Corporation., cynse70032 Datasheet - Page 11

no-image

cynse70032

Manufacturer Part Number
cynse70032
Description
Network Search Engine
Manufacturer
Cypress Semiconductor Corporation.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
cynse70032-66BGC
Manufacturer:
CY
Quantity:
76
Part Number:
cynse70032-66BGC
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Part Number:
cynse70032-66BGI
Manufacturer:
CY
Quantity:
47
Part Number:
cynse70032-66BGI
Manufacturer:
TI
Quantity:
184
Part Number:
cynse70032-66BGI
Manufacturer:
CYPRESS
Quantity:
12
Part Number:
cynse70032-83BGC
Manufacturer:
CY
Quantity:
17
Part Number:
cynse70032-83BGC
Quantity:
20
Part Number:
cynse70032A-66BGI
Manufacturer:
ALTERA
0
4.4
Pipeline latency is added to give enough time to a cascaded system’s arbitration logic to determine the device that will drive the
index of the matching entry on the SRAM bus. Pipeline logic adds latency to both the SRAM access cycles and the SSF and SSV
signals in order to align them to the host ASIC that receives the associated data.
4.5
Bit[0] in each of the 68-bit entries has a special purpose for the Learn command (0 = empty, 1 = full). When all the data entries
have bit[0] set to 1, the database asserts the FULL flag, indicating that all the search engines in the depth-cascaded array are full.
5.0
Table 5-1 lists and describes all CYNSE70032 signals.
Table 5-1. CYNSE70032 Signal Description
Document #: 38-02042 Rev. *E
Clocks and Reset
Command and DQ Bus
SRAM Interface
Notes:
1.
2.
I = Input only, I/O = Input or Output, O = Output only, T = three-state output.
ACK and EOT require a weak external pull-down such as 47K
SADR[21:0]
Parameter
CMD[8:0]
DQ[67:0]
Pipeline and SRAM Control
Full Logic
Signal Descriptions
CLK2X
PHS_L
RST_L
CMDV
ACK
EOT
WE_L
CE_L
SSF
SSV
[2]
[2]
Type
I/O
T
T
T
T
T
T
T
I
I
I
I
I
[1]
Master Clock. CYNSE70032 samples all the data and control pins on the positive edge
of CLK2X. All signals are driven out of the device on the rising edge of CLK2X (when
PHS_L is low).
Phase. This signal runs at half the frequency of CLK2X and generates an internal clock
from CLK2X. See Section 6.0, “Clocks” on page 13.
Reset. Driving RST_L low initializes the device to a known state.
Command Bus. [1:0] specifies the command and [8:2] contains the command param-
eters. The descriptions of individual commands explains the details of the parameters.
The encoding of commands based on the [1:0] field are:
Command Valid. This signal qualifies the command bus:
Address/Data Bus. This signal carries the Read and Write address and data during
register, data, and mask array operations. It carries the compare data during Search
operations. It also carries the SRAM address during SRAM PIO accesses.
Read Acknowledge. This signal indicates that valid data is available on the DQ bus
during register, data, and mask array Read operations, or that the data is available on the
SRAM data bus during SRAM Read operations.
End of Transfer. This signal indicates the end of burst transfer to the data or mask array
during Read or Write burst operations.
Search Successful Flag. When asserted, this signal indicates that the device is the
global winner in a Search operation.
Search Successful Flag Valid. When asserted, this signal qualifies the SSF signal.
SRAM Address. This bus contains address lines to access off-chip SRAMs that contain
associative data. See Table 15-1 for the details of the generated SRAM address. In a
database of multiple CYNSE70032 devices, each corresponding bit of the SRAM address
from all cascaded devices must be connected.
SRAM Chip Enable. This is the chip-enable control for external SRAMs. In a database
of multiple CYNSE70032 devices, CE_L of all cascaded devices must be connected. This
signal is then driven by only one of the devices.
SRAM Write Enable. This is the write-enable control for external SRAMs. In a database
of multiple CYNSE70032 devices, WE_L of all cascaded devices must be connected
together. This signal is then driven by only one of the devices.
00: PIO Read
01: PIO Write
10: Search
11: Learn.
0: No command
1: Command.
or 100K
Description
CYNSE70032
Page 11 of 126

Related parts for cynse70032