gt3200 SMC Corporation, gt3200 Datasheet - Page 30

no-image

gt3200

Manufacturer Part Number
gt3200
Description
Usb2.0 Phy Ic
Manufacturer
SMC Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
gt3200-JV
Manufacturer:
SMSC
Quantity:
764
Revision 1.3 (10-05-04)
RXDATA[7:0]
RXDATA[7:0]
RXACTIVE
RXERROR
RXACTIVE
RXERROR
RXVALID
RXVALID
DP/DM
DP/DM
CLK60
CLK60
Note 7.2
Note 7.3
Figure 7.10 Receive Timing for Data (with CRC-16 in 8-bit mode)
Figure 7.11 Receive Timing for Setup Packet (8-bit mode)
Figure
it is in HS mode. When a HS/FS Macrocell is in FS Mode (8-bit mode) there are
approximately 40 CLK60 cycles every byte time. The Receive State Machine assumes that
the SIE captures the data on the RXDATA bus if RXACTIVE and RXVALID are asserted.
In FS mode, RXVALID will only be asserted for one CLK60 per byte time.
Figure
byte long. The SYNC pattern received by a device can vary in length. These figures
assume that all but the last 12 bits have been consumed by the hubs between the device
and the host controller.
SYNC
7.10,
7.10,
Figure 7.11
Figure 7.11
PID
DATA
SYNC
DATASHEET
PID
and
and
Figure 7.12
DATA
Figure 7.12
25
DATA
PID
CRC-5 Computation
EOP
EOP
DATA
are timing examples of a HS/FS Macrocell when
PID
the SYNC pattern on DP/DM is shown as one
SMSC GT3200, SMSC USB3250
USB2.0 PHY IC

Related parts for gt3200