LTC2431 Linear Technology, LTC2431 Datasheet - Page 15

no-image

LTC2431

Manufacturer Part Number
LTC2431
Description
(LTC2430 / LTC2431) 20-Bit No Latency Delta-Sigma ADCs
Manufacturer
Linear Technology
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LTC2431CMS
Manufacturer:
LT
Quantity:
10 000
Part Number:
LTC2431CMS
Manufacturer:
LINEAR/凌特
Quantity:
20 000
Part Number:
LTC2431CMS#PBF
Manufacturer:
LINEAR/凌特
Quantity:
20 000
Part Number:
LTC2431IMS
Manufacturer:
LT
Quantity:
10 000
Part Number:
LTC2431IMS
Manufacturer:
LINEAR/凌特
Quantity:
20 000
Part Number:
LTC2431IMS#PBF
Manufacturer:
MAX
Quantity:
26
Part Number:
LTC2431IMS#PBF
Manufacturer:
LINEAR/凌特
Quantity:
20 000
Part Number:
LTC2431IMS#TRPBF
Manufacturer:
LINEAR/凌特
Quantity:
20 000
APPLICATIO S I FOR ATIO
Table 3. LTC2430/LTC2431 State Duration
State
CONVERT
SLEEP
DATA OUTPUT
is HIGH or floating at power-up or during this transition, the
converter enters the internal SCK mode. If SCK is LOW at
power-up or during this transition, the converter enters the
external SCK mode.
Serial Data Output (SDO)
The serial data output pin, SDO, provides the result of the
last conversion as a serial bit stream (MSB first) during the
data output state. In addition, the SDO pin is used as an end
of conversion indicator during the conversion and sleep
states.
When CS is HIGH, the SDO driver is switched to a high
impedance state. This allows sharing the serial interface
with other devices. If CS is LOW during the convert or
sleep state, SDO will output EOC. If CS is LOW during the
conversion phase, the EOC bit appears HIGH on the SDO
pin. Once the conversion is complete, EOC goes LOW.
Chip Select Input (CS)
The active LOW chip select, CS, is used to test the
conversion status and to enable the data output transfer as
described in the previous sections.
In addition, the CS signal can be used to trigger a new
conversion cycle before the entire serial data transfer has
been completed. The converter (LTC2430 or LTC2431)
will abort any serial data transfer in progress and start a
Operating Mode
Internal Oscillator
External Oscillator
Internal Serial Clock
External Serial Clock with
Frequency f
U
SCK
U
kHz
W
F
(60Hz Rejection)
F
(50Hz Rejection)
F
with Frequency f
(f
F
(Internal Oscillator)
F
Frequency f
O
O
O
O
O
EOSC
= LOW
= HIGH
= External Oscillator
= LOW/HIGH
= External Oscillator with
/2560 Rejection)
U
EOSC
EOSC
kHz
kHz
new conversion cycle anytime a LOW-to-HIGH transition
is detected at the CS pin after the converter has entered the
data output state (i.e., after the first rising edge of SCK
occurs with CS = LOW).
Finally, CS can be used to control the free-running modes
of operation, see Serial Interface Timing Modes section.
Grounding CS will force the ADC to continuously convert
at the maximum output rate selected by F
SERIAL INTERFACE TIMING MODES
The LTC2430/LTC2431’s 3-wire interface is SPI and
MICROWIRE compatible. This interface offers several
flexible modes of operation. These include internal/exter-
nal serial clock, 2- or 3-wire I/O, single cycle conversion.
The following sections describe each of these serial inter-
face timing modes in detail. In all these cases, the
converter can use the internal oscillator (F
= HIGH) or an external oscillator connected to the F
Refer to Table 4 for a summary.
External Serial Clock, Single Cycle Operation
(SPI/MICROWIRE Compatible)
This timing mode uses an external serial clock to shift out
the conversion result and a CS signal to monitor and
control the state of the conversion cycle, see Figure 5.
Duration
133ms, Output Data Rate 7.5 Readings/s
160ms, Output Data Rate 6.2 Readings/s
20510/f
As Long As CS = HIGH
As Long As CS = LOW But Not Longer Than 1.25ms
(24 SCK cycles)
As Long As CS = LOW But Not Longer Than 192/f
(24 SCK cycles)
As Long As CS = LOW But Not Longer Than 24/f
(24 SCK cycles)
EOSC
s, Output Data Rate f
LTC2430/LTC2431
EOSC
/20510 Readings/s
O
O
.
= LOW or F
SCK
EOSC
ms
15
ms
O
24301f
pin.
O

Related parts for LTC2431