HY27UA1G1M Hynix Semiconductor, HY27UA1G1M Datasheet - Page 18

no-image

HY27UA1G1M

Manufacturer Part Number
HY27UA1G1M
Description
1Gbit (128Mx8bit / 64Mx16bit) NAND Flash Memory
Manufacturer
Hynix Semiconductor
Datasheet
www.DataSheet4U.com
I/O
RB
Copy Back Program
The Copy Back Program operation is used to copy the data stored in one page and reprogram it in another page.
The Copy Back Program operation does not require external memory and so the operation is faster and more efficient
because the reading and loading cycles are not required. The operation is particularly useful when a portion of a block
is updated and the rest of the block needs to be copied to the newly assigned block.
If the Copy Back Program operation fails an error is signalled in the Status Register. However as the standard external
ECC cannot be used with the Copy Back operation bit error due to charge loss cannot be detected. For this reason it is
recommended to limit the number of Copy Back operations on the same data and/or to improve the performance of
the ECC.
The Copy Back Program operation requires three steps:
4 bus write cycles to input the source page address). This operation copies all 264 Words/ 528 Bytes from the page
into the Page Buffer.
given with the 4 bus cycles to input the target page address.
Pages.
After a Copy Back Program operation, a partial page program is not allowed in the target page until the block has been
erased.
See Figure 15 for an example of the Copy Back operation.
Block Erase
Erase operations are done one block at a time. An erase operation sets all of the bits in the addressed block to '1'. All
previous data in the block is lost. An erase operation consists of three steps (refer to Figure 17):
1. One bus cycle is required to setup the Block Erase command.
2. Only three bus cycles for the devices are required to input the block address. The first cycle (A0 to A7) is not
required as only addresses A14 to A26 (highest address depends on device density) are valid, A9 to A13 are ignored.
In the last address cycle I/O
3. One bus cycle is required to issue the confirm command to start the P/E/R Controller.
Rev 0.5 / Oct. 2004
- 1. The source page must be read using the Read A command (one bus write cycle to setup the command and then
- 2. When the device returns to the ready state (Ready/Busy High), the second bus write cycle of the command is
- 3. Then the confirm command is issued to start the P/E/R Controller.
00h
Read
Code
(Read Busy time)
Address Inputs
Source
tBLBH1
0
to I/O
7
must be set to V
Figure 15. Copy Back Operation
Copy Back
Code
8Ah
1Gbit (128Mx8bit / 64Mx16bit) NAND Flash
IL
.
Address Inputs
(Program Busy time)
A25 & A26
Target
must be the same for the Source and Target
tBLBH2
HY27UA(08/16)1G1M Series
HY27SA(08/16)1G1M Series
10h
Busy
Read Status Register
70h
SR0
18

Related parts for HY27UA1G1M