MAX11040 Maxim Integrated Products, MAX11040 Datasheet - Page 28

no-image

MAX11040

Manufacturer Part Number
MAX11040
Description
Sigma-Delta ADC
Manufacturer
Maxim Integrated Products
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MAX11040EVKIT+
Manufacturer:
Maxim Integrated Products
Quantity:
135
Part Number:
MAX11040GUU+T
Manufacturer:
MAXIM/美信
Quantity:
20 000
Part Number:
MAX11040KGUU+
Manufacturer:
Maxim
Quantity:
28
Part Number:
MAX11040KGUU+
Manufacturer:
MAXIM/美信
Quantity:
20 000
Company:
Part Number:
MAX11040KGUU+T
Quantity:
5 000
www.DataSheet4U.com
24-Bit, 4-Channel, Simultaneous-Sampling,
Cascadable, Sigma-Delta ADC
Each SYNC falling edge causes a disruption in the digi-
tal filter timing proportional to the delay from the previ-
ous falling edge of DRDYOUT to the falling edge of
SYNC. Any analysis of the output data that assumes a
uniform sampling period sees an error proportional to
that delay, with a maximum value determined by the
maximum derivative of the analog input. Figure 18
shows the effect of this discontinuity at output sample 5.
Assuming a 60Hz ±2.2V sine wave, the maximum pos-
sible error on any given sample caused by a SYNC
falling edge is:
The delay from DRDYOUT to SYNC is quantized to
within one cycle of the 24.576MHz clock. SYNC pulses
that are asynchronous to DRDYOUT may cause large
errors. To eliminate this error, use a single clock source
for all devices and avoid disrupting the output data tim-
ing with SYNC pulses while making high-precision
measurements. Alternately, minimize the delay from
DRDYOUT to SYNC to minimize the error.
Figure 18. Example of Discontinuity in Reconstructed Digital Output Due to SYNC Falling Edge with a Large DRDYOUT-to-SYNC Delay
28
V
ERROR_MAX
RECONSTRUCTED
DIGITAL OUTPUT
______________________________________________________________________________________
DRDYOUT
SYNC
AIN_
Signal Distortion at SYNC Falling Edges
= 2.2V x 2π x 60Hz x t
= 0.83µV/ns x t
1
t
S
DRDYOUT_TO_SYNC
2
DRDYOUT_TO_SYNC
1
1
t
S
t
S
3
NOTE: THE LATENCY IS NOT TO SCALE.
2
2
t
DRYOUT_TO_SYNC
t
S
MEASURE
t
S
4
Example:
Assume f
devices in the chain.
Device 1 has the longest t
therefore the worst-case SYNC error.
If device 1 has the fastest XIN clock in the chain, and
device 2 has the slowest XIN clock in the chain, and
they differ by 0.1%, device 1 completes its conversion
as much as 0.1% earlier than device 2. Hence, the
delay of device 2 is:
The signal then propagates down the chain at a time
delay of nominally 20ns for each device.
The total delay back to the SYNC falling edge after
going through six additional delays is:
The above error is relative to the signal level, not to the
full scale of the data converter.
Maximum % Error = 2π x f
100%
DISCONTINUITY DUE TO SYNC EVENT
3
3
t
t
DRYOUT_TO_SYNC
S
PAUSE FOR
t
= 2 x π x 60Hz x 182.5ns x 100% = 0.007%
DELAY
AIN_
t
S
0.1% x (1/16kHz ) = 62.5ns
= 60Hz, f
t
DRYOUT_TO_SYNC
= 62.5ns + 6 x 20ns = 182.5ns
4
t
S
5
S
4
IN
= 16ksps, and eight total
t
S
DRDYOUT_TO_SYNC
x t
DRDYOUT_TO_SYNC x
5
6
6
delay,

Related parts for MAX11040