L64777 LSI Logic Corporation, L64777 Datasheet - Page 26

no-image

L64777

Manufacturer Part Number
L64777
Description
DVB Qam Modulator
Manufacturer
LSI Logic Corporation
Datasheet
Figure 2.6
Serial/Parallel
2-12
* Note that DIN[7:0] is valid data, which is the result of D[7:0] and DVALIDIN HIGH
Block Length
SSTARTIN
FSTARTIN
Sync Word
ERRORIN
DIN[7:0]*
FIFO Clock Conversion
ICLK domain
INSYNC
Detector
Convert
Ser/Par
Sync
The L64777 synchronizes the input in the ICLK domain and transfers it
to the OCLK domain with a reserved bit in the circular buffer. It uses a
second bit to transfer the incoming error flag for further insertion into the
most significant bit (MSB) of the second byte of a sync frame, according
to the MPEG-2 standard.
The L64777 also synchronizes the SSTARTIN pin through the circular
buffer, allowing it to lock the beginning of any long-term sequence to the
SYNC_BYTE location of the next sync block. If this pin is not activated
after a reset, all generated sequences run free.
When using the L64777 with the L64724, select Parallel mode, which is
supported with external synchronization pulses. Use the SPI of L64724
in Mode 2 (204 cycle frames with DVALIDIN LOW during the check
bytes). A TEI bit set in the transport stream indicates frames with errors.
A single-line transmission connection to the serial input of the L64777
device generally requires synchronizing on the SYNC_BYTE within the
Modulator Architecture
8
128 Words
Circular
Buffer
FIFO
Pointer
Collision
Alarm
Err.Flg.
Sync
Data
8
Insert
Word
Sync
Sync Word
OCLK domain
SCRAMBLER
Insert
Error
Flag
Scrambler

Related parts for L64777