ST72262G1 STMicroelectronics, ST72262G1 Datasheet - Page 79

no-image

ST72262G1

Manufacturer Part Number
ST72262G1
Description
8-BIT MCU WITH FLASH OR ROM MEMORY, ADC, TWO 16-BIT TIMERS, I2C, SPI, SCI INTERFACES
Manufacturer
STMicroelectronics
Datasheet

Specifications of ST72262G1

4 K Or 8 Kbytes Program Memory
ROM or single voltage extended Flash (XFlash) with read-out protection, write protection, In-Circuit Programming and In-Application Programming (ICP and IAP). 10K write/erase cycles guaranteed, data retention
Clock Sources
crystal/ceramic resonator oscillators, internal RC oscillator and bypass for external clock
4 Power Saving Modes
Halt, Active Halt,Wait and Slow
Two 16-bit Timers With
2 input captures, 2 output compares, external clock input on one timer, PWM and Pulse generator modes
SERIAL PERIPHERAL INTERFACE (Cont’d)
11.4.3.3 Master Mode Operation
In master mode, the serial clock is output on the
SCK pin. The clock frequency, polarity and phase
are configured by software (refer to the description
of the SPICSR register).
Note: The idle state of SCK must correspond to
the polarity selected in the SPICSR register (by
pulling up SCK if CPOL=1 or pulling down SCK if
CPOL=0).
To operate the SPI in master mode, perform the
following steps in order (if the SPICSR register is
not written first, the SPICR register setting (MSTR
bit ) may be not taken into account):
1. Write to the SPICR register:
2. Write to the SPICSR register:
3. Write to the SPICR register:
The transmit sequence begins when software
writes a byte in the SPIDR register.
11.4.3.4 Master Mode Transmit Sequence
When software writes to the SPIDR register, the
data byte is loaded into the 8-bit shift register and
then shifted out serially to the MOSI pin most sig-
nificant bit first.
When data transfer is complete:
Clearing the SPIF bit is performed by the following
software sequence:
1. An access to the SPICSR register while the
2. A read to the SPIDR register.
– Select the clock frequency by configuring the
– Select the clock polarity and clock phase by
– Either set the SSM bit and set the SSI bit or
– Set the MSTR and SPE bits
– The SPIF bit is set by hardware
– An interrupt request is generated if the SPIE
SPIF bit is set
SPR[2:0] bits.
configuring the CPOL and CPHA bits.
50
Note: The slave must have the same CPOL
and CPHA settings as the master.
clear the SSM bit and tie the SS pin high for
the complete byte transmit sequence.
Note: MSTR and SPE bits remain set only if
SS is high).
bit is set and the interrupt mask in the CCR
register is cleared.
shows the four possible configurations.
Figure
Note: While the SPIF bit is set, all writes to the
SPIDR register are inhibited until the SPICSR reg-
ister is read.
11.4.3.5 Slave Mode Operation
In slave mode, the serial clock is received on the
SCK pin from the master device.
To operate the SPI in slave mode:
1. Write to the SPICSR register to perform the fol-
2. Write to the SPICR register to clear the MSTR
11.4.3.6 Slave Mode Transmit Sequence
When software writes to the SPIDR register, the
data byte is loaded into the 8-bit shift register and
then shifted out serially to the MISO pin most sig-
nificant bit first.
The transmit sequence begins when the slave de-
vice receives the clock signal and the most signifi-
cant bit of the data on its MOSI pin.
When data transfer is complete:
Clearing the SPIF bit is performed by the following
software sequence:
1. An access to the SPICSR register while the
2. A write or a read to the SPIDR register.
Notes: While the SPIF bit is set, all writes to the
SPIDR register are inhibited until the SPICSR reg-
ister is read.
The SPIF bit can be cleared during a second
transmission; however, it must be cleared before
the second SPIF bit in order to prevent an Overrun
condition (see
lowing actions:
– Select the clock polarity and clock phase by
– Manage the SS pin as described in
bit and set the SPE bit to enable the SPI I/O
functions.
– The SPIF bit is set by hardware
– An interrupt request is generated if SPIE bit is
SPIF bit is set.
configuring the CPOL and CPHA bits (see
Figure
Note: The slave must have the same CPOL
and CPHA settings as the master.
11.4.3.2
be held low continuously. If CPHA=0 SS must
be held low during byte transmission and
pulled up between each byte to let the slave
write in the shift register.
set and interrupt mask in the CCR register is
cleared.
ST72260Gx, ST72262Gx, ST72264Gx
50).
and
Section
Figure
11.4.5.2).
48. If CPHA=1 SS must
Section
79/172

Related parts for ST72262G1