RM9200 Atmel Corporation, RM9200 Datasheet - Page 222

no-image

RM9200

Manufacturer Part Number
RM9200
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of RM9200

Flash (kbytes)
0 Kbytes
Pin Count
256
Max. Operating Frequency
180 MHz
Cpu
ARM920
Hardware Qtouch Acquisition
No
Max I/o Pins
122
Ext Interrupts
122
Usb Transceiver
3
Usb Speed
Full Speed
Usb Interface
Host, Device
Spi
1
Twi (i2c)
1
Uart
5
Ssc
3
Ethernet
1
Sd / Emmc
1
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Resistive Touch Screen
No
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
16
Self Program Memory
NO
External Bus Interface
1
Dram Memory
sdram
Nand Interface
Yes
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
3.3
Fpu
No
Mpu / Mmu
No / Yes
Timers
6
Output Compare Channels
6
Input Capture Channels
6
32khz Rtc
Yes
Calibrated Rc Oscillator
No
Debug in Depth
B-4
Scan chain 0
Scan chain 0 enables access to the entire periphery of the ARM7TDMI core, including
the data bus. The scan chain functions enable inter-device testing (EXTEST) and serial
testing of the core (INTEST). The order of the scan chain, from search data in to out, is:
1.
2.
3.
Scan chain 1
Scan chain 1 is a subset of scan chain 0. It provides serial access to the core data bus
D[31:0] and the BREAKPT signal.
There are 33 bits in this scan chain, the order from serial data in to serial data out, is:
1.
2.
Scan chain 2
Scan chain 2 enables access to the EmbeddedICE Logic registers. Refer to Test data
registers on page B-14 for details.
Data bus bits 0 to 31.
The control signals.
Address bus bits 31 to 0.
A[0] is scanned out first.
Data bus bits 0 to 31.
The BREAKPT bit, the first to be shifted out.
Embedded-ICE
Copyright © 1994-2001. All rights reserved.
Scan chain 2
Logic
Scan chain 0
Figure B-1 ARM7TDMI core scan chain arrangements
Scan chain 1
TAP controller
ARM7TDM
(CPU core)
ARM DDI 0029G

Related parts for RM9200