ATxmega16A4 Atmel Corporation, ATxmega16A4 Datasheet - Page 320

no-image

ATxmega16A4

Manufacturer Part Number
ATxmega16A4
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of ATxmega16A4

Flash (kbytes)
16 Kbytes
Pin Count
44
Max. Operating Frequency
32 MHz
Cpu
8-bit AVR
# Of Touch Channels
16
Hardware Qtouch Acquisition
No
Max I/o Pins
34
Ext Interrupts
34
Usb Speed
No
Usb Interface
No
Spi
7
Twi (i2c)
2
Uart
5
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
12
Adc Resolution (bits)
12
Adc Speed (ksps)
2000
Analog Comparators
2
Resistive Touch Screen
No
Dac Channels
2
Dac Resolution (bits)
12
Temp. Sensor
Yes
Crypto Engine
AES/DES
Sram (kbytes)
3.3
Eeprom (bytes)
1024
Self Program Memory
YES
Dram Memory
No
Nand Interface
No
Picopower
Yes
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.6 to 3.6
Operating Voltage (vcc)
1.6 to 3.6
Fpu
No
Mpu / Mmu
no / no
Timers
5
Output Compare Channels
16
Input Capture Channels
16
Pwm Channels
16
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATxmega16A4-AU
Manufacturer:
Atmel
Quantity:
10 000
Company:
Part Number:
ATxmega16A4-AU
Quantity:
1 600
Part Number:
ATxmega16A4-AUR
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATxmega16A4-CU
Manufacturer:
Atmel
Quantity:
10 000
Company:
Part Number:
ATxmega16A4-CU
Quantity:
87
Part Number:
ATxmega16A4-CUR
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATxmega16A4U-AU
Manufacturer:
SAMSUNG
Quantity:
514
Part Number:
ATxmega16A4U-AU
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATxmega16A4U-AU
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
26.10 Register Description
26.10.1
26.10.2
8077H–AVR–12/09
CTRLA – DAC Control Register A
CTRLB – DAC Control Register B
The calibration of the DAC adjust the offset and gain. To calibrate offset you can output mid
code and adjust the offset calibration until you get ~0 LSB offset The gain is adjusted around mid
code so it should not affect the offset calibration if you read the output at mid code and max (or
min code) and adjust the calibration values until you get ~0 LSB gain.
• Bits 7:5 - Reserved
These bits are unused and reserved for future use. For compatibility with future devices, always
write these bits to zero when this register is written.
• Bit 4 - IDOEN: DAC Internal Output Enable
Setting this bit routs the internal DAC output to the ADC and Analog Comparator MUXes.
• Bit 3 - CH1EN: DAC Channel 1 Output Enable
Setting this bit will make channel 1 available on pin while clearing the bit makes channel 1 only
available for internal use.
• Bit 2 - CH0EN: DAC Channel 0 Output Enable
Setting this bit will make channel 0 available on pin while clearing the bit makes channel 0 only
available for internal use.
• Bit 1 - Res - Reserved
This bit is unused and reserved for future use. For compatibility with future devices, always write
this bit to zero when this register is written.
• Bit 0 - ENABLE: DAC Enable
This bit enables the entire DAC.
• Bit 7 - Reserved
This bit is unused and reserved for future use. For compatibility with future devices, always write
this bit to zero when this register is written.
• Bits 6:5 - CHSEL[1:0]: DAC Channel Selection
These bits control wether the DAC should operate with single or dual channel outputs.
1
Bit
+0x00
Read/Write
Initial Value
Bit
+0x01
Read/Write
Initial Value
shows the available selections.
R
7
0
-
7
R
0
-
R/W
R
6
0
-
6
0
CHSEL[1:0]
R
5
0
-
R
5
0
IDOEN
R/W
4
0
R
4
0
-
CH1EN
R
3
0
R
3
0
-
CH0EN
R/W
2
0
R
2
0
-
CH1TRIG
R/W
R/W
1
0
1
0
.
XMEGA A
CH0TRIG
ENABLE
R/W
R/W
0
0
0
0
Table 26-
CTRLA
CTRLB
320

Related parts for ATxmega16A4