ATmega329PA Atmel Corporation, ATmega329PA Datasheet - Page 326

no-image

ATmega329PA

Manufacturer Part Number
ATmega329PA
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of ATmega329PA

Flash (kbytes)
32 Kbytes
Pin Count
64
Max. Operating Frequency
20 MHz
Cpu
8-bit AVR
# Of Touch Channels
16
Hardware Qtouch Acquisition
No
Max I/o Pins
54
Ext Interrupts
17
Usb Speed
No
Usb Interface
No
Spi
2
Twi (i2c)
1
Uart
1
Segment Lcd
100
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
8
Adc Resolution (bits)
10
Adc Speed (ksps)
15
Analog Comparators
1
Resistive Touch Screen
No
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
2
Eeprom (bytes)
1024
Self Program Memory
YES
Dram Memory
No
Nand Interface
No
Picopower
Yes
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.8 to 5.5
Operating Voltage (vcc)
1.8 to 5.5
Fpu
No
Mpu / Mmu
no / no
Timers
3
Output Compare Channels
4
Input Capture Channels
1
Pwm Channels
4
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATmega329PA-AU
Manufacturer:
NXP
Quantity:
12 000
Part Number:
ATmega329PA-AU
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATmega329PA-AU
Manufacturer:
AT
Quantity:
20 000
Part Number:
ATmega329PA-AUR
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATmega329PA-MU
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Part Number:
ATmega329PA-MUR
Manufacturer:
ATMEL
Quantity:
101
28.8.2
8284D–AVR–6/11
Serial Programming Algorithm
ATmega169A/PA/329A/PA/3290A/PA/649A/P/6490A/P
Figure 28-10. Serial Programming and Verify
Notes:
When programming the EEPROM, an auto-erase cycle is built into the self-timed programming
operation (in the Serial mode ONLY) and there is no need to first execute the Chip Erase
instruction. The Chip Erase operation turns the content of every memory location in both the
Program and EEPROM arrays into 0xFF.
Depending on CKSEL Fuses, a valid clock must be present. The minimum low and high periods
for the serial clock (SCK) input are defined as follows:
Low: > 2 CPU clock cycles for f
High: > 2 CPU clock cycles for f
When writing serial data to the
ATmega169A/169PA/329A/329PA/3290A/3290PA/649A/649P/6490A/6490P, data is clocked on
the rising edge of SCK.
When reading data from the
ATmega169A/169PA/329A/329PA/3290A/3290PA/649A/649P/6490A/6490P, data is clocked on
the falling edge of SCK. See
To program and verify the
ATmega169A/169PA/329A/329PA/3290A/3290PA/649A/649P/6490A/6490P in the serial pro-
gramming mode, the following sequence is recommended (See four byte instruction formats in
Table
1. Power-up sequence:
2. Wait for at least 20ms and enable serial programming by sending the Programming
3. The serial programming instructions will not work if the communication is out of synchro-
Apply power between V
tems, the programmer can not guarantee that SCK is held low during power-up. In this
case, RESET must be given a positive pulse of at least two CPU clock cycles duration
after SCK has been set to “0”.
Enable serial instruction to pin MOSI.
nization. When in sync. the second byte (0x53), will echo back when issuing the third
byte of the Programming Enable instruction. Whether the echo is correct or not, all four
28-16):
1. If the device is clocked by the internal Oscillator, it is no need to connect a clock source to the
2. V
XTAL1 pin.
CC
- 0.3V < AVCC < V
CC
Figure 28-11
and GND while RESET and SCK are set to “0”. In some sys-
ck
ck
CC
MOSI
MISO
< 12MHz, 3 CPU clock cycles for f
< 12MHz, 3 CPU clock cycles for f
SCK
+ 0.3V, however, AVCC should always be within 1.8 - 5.5V
XTAL1
RESET
GND
for timing details.
(1)
AVCC
VCC
+1.8 - 5.5V
+1.8 - 5.5V
(2)
ck
ck
>= 12MHz
>= 12MHz
326

Related parts for ATmega329PA