AT32UC3C064C Atmel Corporation, AT32UC3C064C Datasheet - Page 1041

no-image

AT32UC3C064C

Manufacturer Part Number
AT32UC3C064C
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of AT32UC3C064C

Flash (kbytes)
64 Kbytes
Pin Count
144
Max. Operating Frequency
66 MHz
Cpu
32-bit AVR
Hardware Qtouch Acquisition
No
Max I/o Pins
123
Ext Interrupts
144
Usb Transceiver
1
Quadrature Decoder Channels
2
Usb Speed
Full Speed
Usb Interface
Device + OTG
Spi
7
Twi (i2c)
3
Uart
5
Can
2
Lin
5
Ssc
1
Ethernet
1
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
16
Adc Resolution (bits)
12
Adc Speed (ksps)
2000
Analog Comparators
4
Resistive Touch Screen
No
Dac Channels
4
Dac Resolution (bits)
12
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
20
Self Program Memory
YES
External Bus Interface
1
Dram Memory
sdram
Nand Interface
No
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
3.0 to 3.6 or 4.5 to 5.5
Operating Voltage (vcc)
3.0 to 3.6 or 4.5 to 5.5
Fpu
Yes
Mpu / Mmu
Yes / No
Timers
6
Output Compare Channels
22
Input Capture Channels
12
Pwm Channels
20
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT32UC3C064C-ALUR
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
AT32UC3C064C-ALUT
Manufacturer:
Atmel
Quantity:
10 000
33.7.41
Name:
Access Type:
Offset:
Reset Value:
This register can only be written if the WPSWS3 and WPHWS3 bits are cleared in
1029.
This register acts as a double buffer for the CPRD value. This prevents an unexpected waveform when modifying the
waveform period.
Only the first 20 bits (channel counter size) are significant.
• CPRDUPD: Channel Period Update
If the waveform is left-aligned, then the output waveform period depends on the channel counter source clock and can be
calculated:
If the waveform is center-aligned, then the output waveform period depends on the channel counter source clock and can
be calculated:
32117C–AVR-08/11
– By using the PWM internal clock (CCK) divided by an X given prescaler value (with X being 1, 2, 4, 8, 16, 32, 64, 128,
– By using the PWM internal clock (CCK) divided by one of both DIVA or DIVB divider, the formula becomes,
– By using the PWM internal clock (CCK) divided by an X given prescaler value (with X being 1, 2, 4, 8, 16, 32, 64, 128,
31
23
15
7
-
256, 512, or 1024). The resulting period formula will be:
respectively:
256, 512, or 1024). The resulting period formula will be:
(
--------------------------------------------
(
------------------------------------------------------- -
X CPRDUPD
CRPDUPD DIVA
Channel Period Update Register
×
CCK
CCK
×
30
22
14
6
-
CPRDUPD
Write-only
0x210 + [ch_num * 0x20]
-
)
)
or
(
------------------------------------------------------- -
CRPDUPD DIVB
29
21
13
5
-
CCK
×
)
28
20
12
4
-
CPRDUPD
CPRDUPD
CPRDUPD
27
19
11
3
-
26
18
10
2
-
”Write Protect Status Register” on page
25
17
9
1
-
AT32UC3C
24
16
8
0
-
1041

Related parts for AT32UC3C064C