KIT_TC1797_SK Infineon Technologies, KIT_TC1797_SK Datasheet - Page 26

no-image

KIT_TC1797_SK

Manufacturer Part Number
KIT_TC1797_SK
Description
KIT STARTER AUDO FUTURE TC1797
Manufacturer
Infineon Technologies
Series
Audo Futurer
Type
MCUr

Specifications of KIT_TC1797_SK

Contents
Board, Adapters, Cables, CD, Power Supply
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
For Use With/related Products
TC1797
Other names
KITTC1797SKIN
2.3.4
The following SCU introduction gives an overview about the TC1797 System Control
Unit (SCU) For Information about the SCU see chapter 3.
2.3.4.1
The Clock Generation Unit (CGU) allows a very flexible clock generation for the TC1797.
During user program execution the frequency can be programmed for an optimal ratio
between performance and power consumption.
2.3.4.2
The main features of the WDT are summarized here.
2.3.4.3
The following reset request triggers are available:
There are two basic types of reset request triggers:
Data Sheet
16-bit Watchdog counter
Selectable input frequency:
16-bit user-definable reload value for normal Watchdog operation, fixed reload value
for Time-Out and Prewarning Modes
Incorporation of the ENDINIT bit and monitoring of its modifications
Sophisticated Password Access mechanism with fixed and user-definable password
fields
Access Error Detection: Invalid password (during first access) or invalid guard bits
(during second access) trigger the Watchdog reset generation
Overflow Error Detection: An overflow of the counter triggers the Watchdog reset
generation
Watchdog function can be disabled; access protection and ENDINIT monitor function
remain enabled
Double Reset Detection
1 External power-on hardware reset request trigger; PORST, (cold reset)
2 External System Request reset triggers; ESR0 and ESR1,(warm reset)
Watchdog Timer (WDT) reset request trigger, (warm reset)
Software reset (SW), (warm reset)
Debug (OCDS) reset request trigger, (warm reset)
Resets via the JTAG interface
Trigger sources that do not depend on a clock, such as the PORST. This trigger force
the device into an asynchronous reset assertion independently of any clock. The
activation of an asynchronous reset is asynchronous to the system clock, whereas
its de-assertion is synchronized.
System Control Unit
Clock Generation Unit
Features of the Watchdog Timer
Reset Operation
f
FPI
/256 or
f
22
FPI
/16384
Introduction
V1.1, 2009-04
TC1797

Related parts for KIT_TC1797_SK