HCTL-2032 Avago Technologies US Inc., HCTL-2032 Datasheet - Page 8

no-image

HCTL-2032

Manufacturer Part Number
HCTL-2032
Description
IC QUAD DECODER/COUNTER 32DIP
Manufacturer
Avago Technologies US Inc.
Datasheets

Specifications of HCTL-2032

Applications
Encoder to Microprocessor
Interface
8-Bit Tristate
Voltage - Supply
4.5 V ~ 5.5 V
Package / Case
32-DIP (0.600", 15.24mm)
Mounting Type
Through Hole
Current, Supply
1 μA
Function Type
32-Bits
Logic Function
Counter/Decoder
Logic Type
CMOS/LSTLL
Number Of Circuits
Dual
Package Type
PDIP-32
Special Features
Binary, Bus, Schmitt-Trigger, Tri-State
Temperature, Operating, Range
-40 to +100 °C
Voltage, Supply
4.5 to 5.5 V
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
Q2414340

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HCTL-2032
Manufacturer:
AGILENT
Quantity:
5 000
Part Number:
HCTL-2032-SC
Manufacturer:
AVX
Quantity:
24 000
Part Number:
HCTL-2032-SC
Manufacturer:
AGILENT
Quantity:
20 000
Part Number:
HCTL-2032SC
Manufacturer:
AGILENT
Quantity:
20 000
Switching Characteristics
Table 5. Switching Characteristics
Max/Min specifications at V
Notes
1. tclk - max delay (item 20/21) + min delay (item 22/23)
2. tclk - max delay (item 22/23) + min delay (item 20/21)

Symbol


3
4




9
0


3
4




9
0


3
4




9
30
3
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
CLK
CHH
CD
ODE
ODZ
SDV
XNYDV
CLH
SS
OS
XNYS
SH
OH
XNYH
RST
DCD
DSD
DOD
DXNYD
UDDX
UDDY
CHXD
CHYD
CLXD
CLYD
UDXH
UDYH
UDCXS
UDCYS
UDCXH
UDCYH
Description
Clock Period
Pulse width, clock high
Delay time, rising edge of clock to valid, updated count information on D0-
Delay time, OEN fall to valid data
Delay time, OEN rise to Hi-Z state on D0-
Delay time, SEL0~SEL valid to stable, selected data byte
(delay to High Byte = delay to Low Byte)
Delay time, XNY valid to stable, selected data byte.
Pulse width, clock low
Setup time, SEL~SEL before clock fall
Setup time, OEN before clock fall
Setup time, XNY before clock fall
Hold time, SEL~SEL after clock fall
Hold time, OEN after clock fall
Hold time, XNY after clock fall
Pulse width, RSTNX~RSTNY low
Hold time, last position count stable on D0- after clock rise
Hold time, last data byte stable after next SEL state change
Hold time, data byte stable after OEN rise
Hold time, data byte stable after XNY change
Delay time, U/DNX valid after clock rise
Delay time, U/DNY valid after clock rise
Delay time, CNTDECX or CNTCASX high after clock rise
Delay time, CNTDECY or CNTCASY high after clock rise
Delay time, CNTDECX or CNTCASX low after clock fall
Delay time, CNTDECY or CNTCASY low after clock fall
Hold time, U/DNX stable after clock rise
Hold time, U/DNY stable after clock rise
Setup time, U/DNX valid before CNTDECX or CNTCASX rise
Setup time, U/DNY valid before CNTDECY or CNTCASY rise
Hold time, U/DNX stable after CNTDECX or CNTCASX rise
Hold time, U/DNY stable after CNTDECY or CNTCASY: rise
DD
= 5V ± 5%; T
A
= -40 to 100°C, C
L
= 40 pf
Min.
/f




0
0
0
0




4
4
4
4
4
4


Note 
Note 
Note 
Note 
Max.
33
3
9
9
9
9
9
9
3
3
3
3
Units
MHz
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for HCTL-2032