MT46V16M16P-5B:M Micron Technology Inc, MT46V16M16P-5B:M Datasheet - Page 60

no-image

MT46V16M16P-5B:M

Manufacturer Part Number
MT46V16M16P-5B:M
Description
IC SDRAM 256MB 200MHZ 66TSOP
Manufacturer
Micron Technology Inc
Series
-r
Datasheet

Specifications of MT46V16M16P-5B:M

Format - Memory
RAM
Memory Type
DDR SDRAM
Memory Size
256M (16Mx16)
Speed
5ns
Interface
Parallel
Voltage - Supply
2.5 V ~ 2.7 V
Operating Temperature
0°C ~ 70°C
Package / Case
66-TSOP (0.400", 10.16mm Width)
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT46V16M16P-5B:M
Manufacturer:
ELPIDA
Quantity:
1 400
Part Number:
MT46V16M16P-5B:M
Manufacturer:
MICRON
Quantity:
11 200
Part Number:
MT46V16M16P-5B:M
Manufacturer:
MICRON44
Quantity:
160
Part Number:
MT46V16M16P-5B:M
Manufacturer:
MICRON
Quantity:
20 000
Company:
Part Number:
MT46V16M16P-5B:M
Quantity:
12 000
PDF: 09005aef80768abb/Source: 09005aef82a95a3a
DDR_x4x8x16_Core2.fm - 256Mb DDR: Rev. P; Core DDR Rev. D 2/11 EN
Data from any READ burst may be truncated with a BURST TERMINATE command, as
shown in Figure 31 on page 65. The BURST TERMINATE latency is equal to the CL, that
is, the BURST TERMINATE command should be issued x cycles after the READ
command where x equals the number of desired data element pairs (pairs are required
by the 2n-prefetch architecture).
Data from any READ burst must be completed or truncated before a subsequent WRITE
command can be issued. If truncation is necessary, the BURST TERMINATE command
must be used, as shown in Figure 32 on page 66. The
t
defined in the section on WRITEs.) A READ burst may be followed by, or truncated with,
a PRECHARGE command to the same bank provided that auto precharge was not acti-
vated.
The PRECHARGE command should be issued x cycles after the READ command, where
x equals the number of desired data element pairs (pairs are required by the 2n-prefetch
architecture). This is shown in Figure 33 on page 67. Following the PRECHARGE
command, a subsequent command to the same bank cannot be issued until both
and
last data elements.
DQSS (MAX) case has a longer bus idle time. (
t
RP have been met. Part of the row precharge time is hidden during the access of the
60
Micron Technology, Inc., reserves the right to change products or specifications without notice.
t
256Mb: x4, x8, x16 DDR SDRAM
DQSS [MIN] and
t
DQSS (NOM) case is shown; the
©2000 Micron Technology, Inc. All rights reserved.
t
DQSS [MAX] are
Operations
t
RAS

Related parts for MT46V16M16P-5B:M