ICS1893CFILF IDT, Integrated Device Technology Inc, ICS1893CFILF Datasheet - Page 17

PHYCEIVER LOW PWR 3.3V 48-SSOP

ICS1893CFILF

Manufacturer Part Number
ICS1893CFILF
Description
PHYCEIVER LOW PWR 3.3V 48-SSOP
Manufacturer
IDT, Integrated Device Technology Inc
Series
PHYceiver™r
Type
PHY Transceiverr
Datasheet

Specifications of ICS1893CFILF

Protocol
MII
Voltage - Supply
3.14 V ~ 3.47 V
Mounting Type
Surface Mount
Package / Case
48-SSOP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Drivers/receivers
-
Other names
1893CFILF
800-1020

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ICS1893CFILFT
Manufacturer:
ICS
Quantity:
20 000
5.1 MII Data Interface
ICS1893CF, Rev. K, 05/13/10
The ICS1893CF’s MAC Interface is the Media Independent Interface (MII) operating at either 10 Mbps or
100 Mbps. The ICS1893CF MAC Interface is configured for the MII Data Interface mode, data is transferred
between the PHY and the MAC as framed, 4-bit parallel nibbles. In addition, the interface also provides
status and control signals to synchronize the transfers.
The ICS1893CF provides a full complement of the ISO/IEC-specified MII signals. Its MII has both a
transmit and a receive data path to synchronously exchange 4 bits of data (that is, nibbles).
Both the MII transmit clock and the MII receive clock are provided to the MAC/Reconciliation sublayer by
the ICS1893CF (that is, the ICS1893CF sources the TXCLK and RXCLK signals to the MAC).
Clause 22 also defines as part of the MII a Carrier Sense signal (CRS) and a Collision Detect signal (COL).
The ICS1893CF is fully compliant with these definitions and sources both of these signals to the MAC.
When operating in:
As mentioned in
is, it is possible to connect its MII to a MAC when power is already applied to the MAC. To support this
functionality, the ICS1893CF isolates its MII signals and tri-states the signals on all Twisted-Pair Transmit
pins (TP_TXP and TP_TXN) during a power-on reset. Upon completion of the reset process, the
ICS1893CF enables its MII and enables its Twisted-Pair Transmit signals.
The ICS1893CF’s MII transmit data path includes the following:
The ICS1893CF’s MII receive data path includes the following:
Half-duplex mode, the ICS1893CF asserts the Carrier Sense signal when data is being either
transmitted or received. While operating in half-duplex mode, the ICS1893CF also asserts its Collision
Detect signal to indicate that data is being received while a transmission is in progress.
Full-duplex mode, the ICS1893CF asserts the Carrier Sense signal only when receiving data and forces
the Collision Detect signal to remain inactive.
– A data nibble, TXD[3:0]
– A transmit data clock to synchronize transfers, TXCLK
– A transmit enable signal, TXEN
– The TXER pin is not available on the ICS1893CF
– A separate data nibble, RXD[3:0]
– A receive data clock to synchronize transfers, RXCLK
– A receive data valid signal, RXDV
ICS1893CF Data Sheet Rev. J - Release
Section 4.1.1.3, “Hot
Copyright © 2009, Integrated Device Technology, Inc.
Insertion”, the ICS1893CF design allows hot insertion of its MII. That
All rights reserved.
17
Chapter 5 Interface Overviews
May, 2010

Related parts for ICS1893CFILF