DP83934AVQB National Semiconductor, DP83934AVQB Datasheet - Page 44

no-image

DP83934AVQB

Manufacturer Part Number
DP83934AVQB
Description
IC CTRLR ORIENT NETWORK 160PLCC
Manufacturer
National Semiconductor
Datasheet

Specifications of DP83934AVQB

Controller Type
Network Interface Controller (NIC)
Interface
Twisted Pair
Voltage - Supply
4.75 V ~ 5.25 V
Current - Supply
140mA
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
160-MQFP, 160-PQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
*DP83934AVQB

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DP83934AVQB
Manufacturer:
NSC
Quantity:
1 831
Part Number:
DP83934AVQB
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
DP83934AVQB
Manufacturer:
NS/国半
Quantity:
20 000
6 0 SONIC-T Registers
6 3 4 Transmit Control Register
(RA
This register is used to program the SONIC-T’s transmit actions and provide status information after a packet has been
transmitted (Figure 6-7) At the beginning of transmission bits 15 14 13 and 12 from the TXpkt config field are loaded into the
TCR to configure the various transmit modes (see Section 5 5 1 1) When the transmission ends bits 10– 0 indicate status
information and are set to a ‘‘1’’ when the corresponding condition is true These bits along with the number of collisions
information are written into the TXpkt status field at the end of transmission (see Section 5 5 1 2) Bits 9 and 5 are cleared after
the TXpkt status field has been written Bits 10 7 6 and 1 are cleared at the commencement of the next transmission while bit 8
is set at this time
A hardware reset sets bits 8 and 0 to a ‘‘1’’ and bit 1 to a ‘‘0’’
Bit
15
14
13
12
11
10
r
k
e
PINT POWC CRCI EXDIS
r w
5 0
15
read only r w
l
PINTR PROGRAMMABLE INTERRUPT
This bit allows transmit interrupts to be generated under software control The SONIC-T will issue an interrupt (PINT
in the Interrupt Status Register) immediately after reading a TDA and detecting that PINT is set in the TXpkt config
field
Note In order for PINT to operate properly it must be set and reset in the TXpkt config field by alternating TDAs This is necessary because after
PINT has been issued in the ISR PINT in the Transmit Control Register must be cleared before it is set again in order to have the interrupt issued for
another packet The only effective way to do this is to set PINT to a 1 no more often than every other packet
POWC PROGRAM ‘‘OUT OF WINDOW COLLISION’’ TIMER
This bit programs when the out of window collision timer begins
0 timer begins after the Start of Frame Delimiter (SFD)
1 timer begins after the first bit of preamble
CRCI CRC INHIBIT
0 transmit packet with 4-byte FCS field
1 transmit packet without 4-byte FCS field
EXDIS DISABLE EXCESSIVE DEFERRAL TIMER
0 excessive deferral timer enabled
1 excessive deferral timer disabled
Must be 0
EXD EXCESSIVE DEFERRAL
Indicates that the SONIC-T has been deferring for 3 2 ms The transmission is aborted if the excessive deferral timer
is enabled (i e EXDIS is reset) This bit can only be set if the excessive deferral timer is enabled
e
r w
14
3h)
e
read write
r w
13
r w
12
PINT
POWC PROGRAMMED OUT OF WINDOW COLLISION TIMER
CRCI
EXDIS DISABLE EXCESSIVE DEFERRAL TIMER
EXD
DEF
NCRS NO CRS
CRSL
EXC
OWC
PMB
FU
BCM
PTX
Field
11
0
r
(Continued)
PROGRAMMABLE INTERRUPT
CRC INHIBIT
EXCESSIVE DEFERRAL
DEFERRED TRANSMISSION
CRS LOST
EXCESSIVE COLLISIONS
OUT OF WINDOW COLLISION
PACKET MONITORED BAD
FIFO UNDERRUN
BYTE COUNT MISMATCH
PACKET TRANSMITTED OK
EXD
FIGURE 6-7 Transmit Control Register
10
r
DEF NCRS CRSL EXC
9
r
8
r
44
Description
Meaning
7
r
This register is unaffected by a software reset
6
r
OWC
5
r
4
0
r
PMB
3
r
FU
2
r
BCM
1
r
PTX
0
r

Related parts for DP83934AVQB