MC68EC040RC40A Freescale Semiconductor, MC68EC040RC40A Datasheet - Page 183

no-image

MC68EC040RC40A

Manufacturer Part Number
MC68EC040RC40A
Description
IC MPU 32BIT 40MHZ 179-PGA
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MC68EC040RC40A

Processor Type
M680x0 32-Bit
Speed
40MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
179-PGA
Lead Free Status / RoHS Status
Contains lead / RoHS Compliant
Features
-
7.6.2 Retry Operation
When an external device asserts both the TA and TEA signals during a bus cycle, the
processor enters the retry sequence. The processor terminates the bus cycle and
immediately retries the cycle using the same access information (address and transfer
attributes). However, if the bus cycle was a cache push operation, the bus is arbitrated
away from the M68040 before the retry operation, and a snoop during the arbitration
invalidates the cache push, then the processor does not use the same access information.
Figure 7-28 illustrates a functional timing diagram for a retry of a read bus transfer.
The processor retries any read or write cycles of a read-modify-write transfer separately;
LOCK remains asserted during the entire retry sequence. If the last bus cycle of a locked
access is retried, LOCKE remains asserted through the retry of the write cycle.
MOTOROLA
UPA1, UPA0
SIZ1, SIZ0
TM2–TM0
TT1, TT0
Figure 7-28. Retry Read Transfer Timing
Freescale Semiconductor, Inc.
A31–A0
D31–D0
CIOUT
BCLK
TIP
TEA
For More Information On This Product,
R/W
TS
TA
C1
Go to: www.freescale.com
M68040 USER’S MANUAL
RETRY SIGNALED
LONG WORD
READ CYCLE
C2
CW
C1
RETRY
CYCLE
C2
7- 41

Related parts for MC68EC040RC40A