MC68EC040RC40A Freescale Semiconductor, MC68EC040RC40A Datasheet - Page 163

no-image

MC68EC040RC40A

Manufacturer Part Number
MC68EC040RC40A
Description
IC MPU 32BIT 40MHZ 179-PGA
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MC68EC040RC40A

Processor Type
M680x0 32-Bit
Speed
40MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
179-PGA
Lead Free Status / RoHS Status
Contains lead / RoHS Compliant
Features
-
Clock 1 (C1)
MOTOROLA
The write cycle starts in C1. During the first half of C1, the processor places valid values
on the address bus and transfer attributes. For user and supervisor mode accesses,
which the corresponding memory unit translates, the UPAx signals are driven with the
values from the U1 and U0 bits for the area. The TTx and TMx signals identify the
specific access type. The R/W signal is driven low for a write cycle. CIOUT is asserted if
the access is identified as noncachable or if the access references an alternate address
space. Refer to Section 3 Memory Management Unit (Except MC68EC040 and
MC68EC040V) for information on the M68040 and MC68LC040 memory units and
Appendix B MC68EC040 for information on the MC68EC040 memory unit.
The processor asserts TS during C1 to indicate the beginning of a bus cycle. If not
already asserted from a previous bus cycle, the TIP signal is also asserted at this time
to indicate that a bus cycle is active.
Figure 7-15. Long-Word Write Transfer Timing
Freescale Semiconductor, Inc.
For More Information On This Product,
UPA1, UPA0
SIZ1, SIZ0
TM2–TM0
TT1, TT0
Go to: www.freescale.com
M68040 USER’S MANUAL
A31–A0
D31–D0
CIOUT
BCLK
R/W
TIP
TS
TA
C1
LONG-WORD
WRITE
LONG
C2
7- 21

Related parts for MC68EC040RC40A