XC5VLX220-1FFG1760C Xilinx Inc, XC5VLX220-1FFG1760C Datasheet - Page 143

IC FPGA VIRTEX-5 220K 1760FBGA

XC5VLX220-1FFG1760C

Manufacturer Part Number
XC5VLX220-1FFG1760C
Description
IC FPGA VIRTEX-5 220K 1760FBGA
Manufacturer
Xilinx Inc
Series
Virtex™-5 LXr

Specifications of XC5VLX220-1FFG1760C

Total Ram Bits
7077888
Number Of Logic Elements/cells
221184
Number Of Labs/clbs
17280
Number Of I /o
800
Voltage - Supply
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1760-BBGA, FCBGA
No. Of Logic Blocks
17280
No. Of Macrocells
220000
Family Type
Virtex-5
No. Of Speed Grades
1
No. Of I/o's
800
Clock Management
DCM, PLL
Core Supply
RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
HW-AFX-FF1760-500-G - BOARD DEV VIRTEX 5 FF1760
Number Of Gates
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC5VLX220-1FFG1760C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC5VLX220-1FFG1760C
Manufacturer:
XILINX
0
FIFO Port Descriptions
Virtex-5 FPGA User Guide
UG190 (v5.3) May 17, 2010
Figure 4-19
X-Ref Target - Figure 4-19
Table 4-15
Table 4-15: FIFO I/O Port Names and Descriptions
DI
DIP
WREN
WRCLK
RDEN
RDCLK
RESET
DO
DOP
FULL
ALMOSTFULL
EMPTY
Port Name
lists the FIFO I/O port names and descriptions.
shows the FIFO18 primitive.
Direction
Output
Output
Output
Output
Output
Input
Input
Input
Input
Input
Input
Input
www.xilinx.com
Figure 4-19: FIFO18 Primitive
DI[15:0]
DIP[1:0]
RDEN
RDCLK
WREN
WRCLK
RST
Write enable. When WREN = 1, data will be written to
Read enable. When RDEN = 1, data will be read to output
Asynchronous reset of all FIFO functions, flags, and
All entries in FIFO memory are filled. No additional writes
Almost all entries in FIFO memory have been filled.
Data input.
Parity-bit input.
memory. When WREN = 0, write is disabled.
Clock for write domain operation.
register. When RDEN = 0, read is disabled.
Clock for read domain operation.
pointers. RESET must be asserted for three clock cycles.
Data output, synchronous to RDCLK.
Parity-bit output, synchronous to RDCLK.
are accepted. Synchronous to WRCLK.
Synchronous to WRCLK. The offset for this flag is user
configurable. See
deassertion.
FIFO is empty. No additional reads are accepted.
Synchronous to RDCLK.
FIFO18
WRCOUNT[11:0]
ALMOSTEMPTY
RDCOUNT[11:0]
ALMOSTFULL
Table 4-16
DOP[1:0]
DO[15:0]
WRERR
RDERR
EMPTY
FULL
Description
ug190_4_15_040606
for the clock latency for flag
FIFO Port Descriptions
143

Related parts for XC5VLX220-1FFG1760C