EP1SGX25DF672I6 Altera, EP1SGX25DF672I6 Datasheet - Page 57

IC STRATIX GX FPGA 25K 672-FBGA

EP1SGX25DF672I6

Manufacturer Part Number
EP1SGX25DF672I6
Description
IC STRATIX GX FPGA 25K 672-FBGA
Manufacturer
Altera
Series
Stratix® GXr
Datasheet

Specifications of EP1SGX25DF672I6

Number Of Logic Elements/cells
25660
Number Of Labs/clbs
2566
Total Ram Bits
1944576
Number Of I /o
455
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
672-FBGA
Family Name
Stratix GX
Number Of Logic Blocks/elements
25660
# I/os (max)
455
Frequency (max)
5GHz
Process Technology
SRAM
Operating Supply Voltage (typ)
1.5V
Logic Cells
25660
Ram Bits
1944576
Operating Supply Voltage (min)
1.425V
Operating Supply Voltage (max)
1.575V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
672
Package Type
FC-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1SGX25DF672I6
Manufacturer:
ALTERA30
Quantity:
50
Part Number:
EP1SGX25DF672I6
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1SGX25DF672I6
Manufacturer:
ALTERA
0
Part Number:
EP1SGX25DF672I6
Quantity:
20
Part Number:
EP1SGX25DF672I6N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1SGX25DF672I6N
Manufacturer:
ALTERA
0
Altera Corporation
August 2005
Notes to
(1)
(2)
(3)
(4)
EP1SGX10C
EP1SGX10D
EP1SGX25C
EP1SGX25D
EP1SGX25F
EP1SGX40D
EP1SGX40G
Table 3–3. Stratix GX Source-Synchronous Differential I/O Resources
Device
This is the number of receiver or transmitter channels in the source-synchronous (I/O bank 1 and 2) interface of
the device.
Receiver channels operate at 1,000 Mbps with DPA. Without DPA, the receiver channels operate at 840 Mbps.
One of the two fast PLLs in EP1SGX10C and EP1SGX10D devices supports DPA.
Two of the four fast PLLs in EP1SGX40D and EP1SGX40G devices support DPA
Table
3–3:
Fast PLLs
2
2
4
4
2
2
2
(3)
(3)
(4)
(4)
have four dedicated fast PLLs for clock multiplication.
the maximum number of channels in each Stratix GX device that support
DPA.
The receiver and transmitter channels are interleaved so that each I/O
row in I/O banks 1 and 2 of the device has one receiver channel and one
transmitter channel per row.
channels with DPA layout in EP1SGX10, EP1SGX25, and EP1SGX40
devices. In EP1SGX10 devices, only fast PLL 2 supports DPA operations.
Pin Count
1,020
1,020
1,020
1,020
672
672
672
672
Channels
Receiver
(1)
22
22
39
39
39
39
45
45
Transmitter
Figures 3–6
Channels
(1)
22
22
39
39
39
39
45
45
Source-Synchronous Signaling With DPA
Stratix GX Device Handbook, Volume 1
and
Channel Speed
Transmitter
Receiver &
(Gbps)
3–7
1
1
1
show the fast PLL and
1
1
1
1
1
(2)
Table 3–3
10,570
10,570
25,660
25,660
25,660
25,660
41,250
41,250
LEs
shows
3–7

Related parts for EP1SGX25DF672I6