EP2AGX65DF29I5N Altera, EP2AGX65DF29I5N Datasheet - Page 7

no-image

EP2AGX65DF29I5N

Manufacturer Part Number
EP2AGX65DF29I5N
Description
IC ARRIA II GX FPGA 65K 780FBGA
Manufacturer
Altera
Series
Arria II GXr

Specifications of EP2AGX65DF29I5N

Number Of Logic Elements/cells
60214
Number Of Labs/clbs
2530
Total Ram Bits
5246
Number Of I /o
364
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
780-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2AGX65DF29I5N
Manufacturer:
ALTERA31
Quantity:
199
Part Number:
EP2AGX65DF29I5N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2AGX65DF29I5N
Manufacturer:
ALTERA
0
Part Number:
EP2AGX65DF29I5N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Company:
Part Number:
EP2AGX65DF29I5N
Quantity:
130
Chapter 1: Overview for the Arria II Device Family
Arria II Device Architecture
Figure 1–2. Architecture Overview for Arria II GZ Device
Notes to
(1) Not available for 780-pin FBGA package.
(2) Not available for 780-pin and 1152-pin FBGA packages.
December 2010 Altera Corporation
Figure
High-Speed Transceiver Features
1–2:
Arria II GX devices integrate up to 16 transceivers and Arria II GZ devices up to 24
transceivers on a single device. The transceiver block is optimized for cost and power
consumption. Arria II transceivers support the following features:
Configurable pre-emphasis and equalization, and adjustable output differential
voltage
Flexible and easy-to-configure transceiver datapath to implement proprietary
protocols
Signal integrity features
General Purpose I/O and
with DPA and Soft CDR
High-Speed LVDS I/O
Programmable transmitter pre-emphasis to compensate for inter-symbol
interference (ISI)
User-controlled receiver equalization with up to 7 dB (Arria II GX) and
16 dB (Arria II GZ) of high-frequency gain
On-die power supply regulators for transmitter and receiver PLL charge pump
and voltage-controlled oscillator (VCO) for superior noise immunity
Calibration circuitry for transmitter and receiver on-chip termination (OCT)
resistors
Transceiver Block
PLL (1)
PLL (2)
General Purpose
I/O and Memory
General Purpose
I/O and Memory
Interface
Interface
(Logic Elements, DSP,
Arria II GZ FPGA Fabric
Embedded Memory,
Clock Networks)
400 Mbps-6.375 Gbps CDR-based Transceiver
General Purpose I/O and 150 Mbps-1.25 Gbps
LVDS interface with DPA and Soft-CDR
PLL PLL
PLL PLL
Arria II Device Handbook Volume 1: Device Interfaces and Integration
General Purpose
I/O and Memory
General Purpose
I/O and Memory
Interface
Interface
PLL (1)
PLL (2)
1–7

Related parts for EP2AGX65DF29I5N