EP2AGX65DF29I5N Altera, EP2AGX65DF29I5N Datasheet - Page 10

no-image

EP2AGX65DF29I5N

Manufacturer Part Number
EP2AGX65DF29I5N
Description
IC ARRIA II GX FPGA 65K 780FBGA
Manufacturer
Altera
Series
Arria II GXr

Specifications of EP2AGX65DF29I5N

Number Of Logic Elements/cells
60214
Number Of Labs/clbs
2530
Total Ram Bits
5246
Number Of I /o
364
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
780-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2AGX65DF29I5N
Manufacturer:
ALTERA31
Quantity:
199
Part Number:
EP2AGX65DF29I5N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2AGX65DF29I5N
Manufacturer:
ALTERA
0
Part Number:
EP2AGX65DF29I5N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Company:
Part Number:
EP2AGX65DF29I5N
Quantity:
130
1–10
Arria II Device Handbook Volume 1: Device Interfaces and Integration
DSP Resources
I/O Features
Table 1–6
Table 1–6. Memory Modes for Arria II Devices
Table 1–7. I/O Standards Support for Arria II Devices
Single Port
Simple Dual Port
True Dual Port
Single-Ended I/O
Differential I/O
Note to
(1) BLVDS is only available for Arria II GX devices.
Fulfills the DSP requirements of 3G and Long Term Evolution (LTE) wireless
infrastructure applications, video processing applications, and voice processing
applications
DSP block input registers efficiently implement shift registers for finite impulse
response (FIR) filter applications
The Quartus II software includes megafunctions you can use to control the mode
of operation of the DSP blocks based on user-parameter settings
You can directly infer multipliers from the VHDL or Verilog HDL source code
Contains up to 20 modular I/O banks
All I/O banks support a wide range of single-ended and differential I/O
standards listed in
Supports programmable bus hold, programmable weak pull-up resistors, and
programmable slew rate control
For Arria II devices, calibrates OCT or driver impedance matching for
single-ended I/O standards with one OCT calibration block on the I/O banks
listed in
Port Mode
Table
Type
lists the Arria II device memory modes.
1–7:
Table
1–8.
×1, ×2, ×4, ×8, ×9, ×16, ×18, ×32, ×36, ×64, and ×72
×1, ×2, ×4, ×8, ×9, ×16, ×18, ×32, ×36, ×64, and ×72
×1, ×2, ×4, ×8, ×9, ×16, ×18, ×32, and ×36
LVTTL, LVCMOS, SSTL, HSTL, PCIe, and PCI-X
SSTL, HSTL, LVPECL, LVDS, mini-LVDS, Bus LVDS (BLVDS) (1), and
RSDS
Table
1–7.
Port Width Configuration
I/O Standard
Chapter 1: Overview for the Arria II Device Family
December 2010 Altera Corporation
Arria II Device Architecture

Related parts for EP2AGX65DF29I5N