XC95288-15BG352I Xilinx Inc, XC95288-15BG352I Datasheet - Page 6

no-image

XC95288-15BG352I

Manufacturer Part Number
XC95288-15BG352I
Description
IC CPLD 288 MCELL I-TEMP 352-BGA
Manufacturer
Xilinx Inc
Series
XC9500r
Datasheets

Specifications of XC95288-15BG352I

Programmable Type
In System Programmable (min 10K program/erase cycles)
Delay Time Tpd(1) Max
15.0ns
Voltage Supply - Internal
4.5 V ~ 5.5 V
Number Of Logic Elements/blocks
16
Number Of Macrocells
288
Number Of Gates
6400
Number Of I /o
192
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
352-MBGA
Voltage
5V
Memory Type
FLASH
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Features
-
Number Of Logic Elements/cells
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC95288-15BG352I
Manufacturer:
XILINX
Quantity:
69
Part Number:
XC95288-15BG352I
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC95288-15BG352I
Manufacturer:
XILINX
0
XC9500 In-System Programmable CPLD Family
All global control signals are available to each individual
macrocell, including clock, set/reset, and output enable sig-
nals. As shown in
originates from either of three global clocks or a product
6
I/O/GCK2
I/O/GCK3
I/O/GCK1
I/O/GSR
Figure
4, the macrocell register clock
Figure 4: Macrocell Clock and Set/Reset Capability
Product Term Set
Product Term Clock
Product Term Reset
Global Set/Reset
Global Clock 1
Global Clock 2
Global Clock 3
www.xilinx.com
term clock. Both true and complement polarities of a GCK
pin can be used within the device. A GSR input is also pro-
vided to allow user registers to be set to a user-defined
state.
DS063 (v5.5) June 25, 2007
D/T
S
R
Product Specification
Macrocell
DS063_04_110501
R

Related parts for XC95288-15BG352I