EPM1270F256I5 Altera, EPM1270F256I5 Datasheet - Page 48

IC MAX II CPLD 1270 LE 256-FBGA

EPM1270F256I5

Manufacturer Part Number
EPM1270F256I5
Description
IC MAX II CPLD 1270 LE 256-FBGA
Manufacturer
Altera
Series
MAX® IIr
Datasheets

Specifications of EPM1270F256I5

Programmable Type
In System Programmable
Delay Time Tpd(1) Max
6.2ns
Voltage Supply - Internal
2.5V, 3.3V
Number Of Logic Elements/blocks
1270
Number Of Macrocells
980
Number Of I /o
212
Operating Temperature
-40°C ~ 100°C
Mounting Type
Surface Mount
Package / Case
256-FBGA
Voltage
2.5V, 3.3V
Memory Type
FLASH
Number Of Logic Elements/cells
1270
Family Name
MAX II
# Macrocells
980
Frequency (max)
1.8797GHz
Propagation Delay Time
10ns
Number Of Logic Blocks/elements
127
# I/os (max)
212
Operating Supply Voltage (typ)
2.5/3.3V
In System Programmable
Yes
Operating Supply Voltage (min)
2.375V
Operating Supply Voltage (max)
3.6V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
256
Package Type
FBGA
For Use With
544-2380 - KIT DEV MAXII W/EPM 1270N
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Features
-
Lead Free Status / Rohs Status
Not Compliant
Other names
544-1381
EPM1270F256I5

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPM1270F256I5
Manufacturer:
ALTERA
Quantity:
198
Part Number:
EPM1270F256I5
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPM1270F256I5
Manufacturer:
ALTERA
0
Part Number:
EPM1270F256I5
Manufacturer:
ST
0
Part Number:
EPM1270F256I5
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EPM1270F256I5
0
Part Number:
EPM1270F256I5N
Manufacturer:
ALTERA
Quantity:
165
Part Number:
EPM1270F256I5N
Manufacturer:
ALTERA
Quantity:
297
Part Number:
EPM1270F256I5N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPM1270F256I5N
Manufacturer:
XILINX
0
Part Number:
EPM1270F256I5N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EPM1270F256I5N
0
Company:
Part Number:
EPM1270F256I5N
Quantity:
4 800
3–6
Table 3–4. MAX II Device Family Programming Times
UFM Programming
In-System Programming Clamp
MAX II Device Handbook
Erase + Program (1 MHz)
Erase + Program (10 MHz)
Verify (1 MHz)
Verify (10 MHz)
Complete Program Cycle (1 MHz)
Complete Program Cycle (10 MHz)
f
f
Description
Table 3–4
execute the algorithm vectors in hardware. Software-based programming tools used
with download cables are slightly slower because of data processing and transfer
limitations.
The Quartus II software, with the use of POF, Jam, or JBC files, supports
programming of the user flash memory (UFM) block independent of the logic array
design pattern stored in the CFM block. This allows updating or reading UFM
contents through ISP without altering the current logic array design, or vice versa. By
default, these programming files and methods will program the entire flash memory
contents, which includes the CFM block and UFM contents. The stand-alone
embedded Jam STAPL player and Jam Byte-Code Player provides action commands
for programming or reading the entire flash memory (UFM and CFM together) or
each independently.
For more information, refer to the
chapter in the MAX II Device Handbook.
By default, the IEEE 1532 instruction used for entering ISP automatically tri-states all
I/O pins with weak pull-up resistors for the duration of the ISP sequence. However,
some systems may require certain pins on MAX II devices to maintain a specific DC
logic level during an in-field update. For these systems, an optional in-system
programming clamp instruction exists in MAX II circuitry to control I/O behavior
during the ISP sequence. The in-system programming clamp instruction enables the
device to sample and sustain the value on an output pin (an input pin would remain
tri-stated if sampled) or to explicitly set a logic high, logic low, or tri-state value on
any pin. Setting these options is controlled on an individual pin basis using the
Quartus II software.
For more information, refer to the
chapter in the MAX II Device Handbook.
shows the programming times for MAX II devices using in-circuit testers to
EPM240G
EPM240Z
EPM240
1.72
1.65
0.09
0.01
1.81
1.66
EPM570G
EPM570Z
EPM570
2.16
1.99
0.17
0.02
2.33
2.01
Using Jam STAPL for ISP via an Embedded Processor
Real-Time ISP and ISP Clamp for MAX II Devices
EPM1270G
EPM1270
2.90
2.58
0.30
0.03
3.20
2.61
Chapter 3: JTAG and In-System Programmability
EPM2210G
EPM2210
3.92
3.40
0.49
0.05
4.41
3.45
© October 2008 Altera Corporation
In System Programmability
Unit
sec
sec
sec
sec
sec
sec

Related parts for EPM1270F256I5