SC16C2550BIBS NXP Semiconductors, SC16C2550BIBS Datasheet - Page 19

SC16C2550BIBS

Manufacturer Part Number
SC16C2550BIBS
Description
Manufacturer
NXP Semiconductors
Datasheet

Specifications of SC16C2550BIBS

Number Of Channels
2
Transmit Fifo
16Byte
Receive Fifo
16Byte
Transmitter And Receiver Fifo Counter
Yes
Data Rate
5Mbps
Operating Supply Voltage (max)
5.5V
Mounting
Surface Mount
Pin Count
32
Operating Temperature (min)
-40C
Operating Temperature (max)
85C
Operating Temperature Classification
Industrial
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SC16C2550BIBS,151
Manufacturer:
NXP
Quantity:
1 861
NXP Semiconductors
SC16C2550B_5
Product data sheet
7.4 Interrupt Status Register (ISR)
Table 10.
Table 11.
The SC16C2550B provides four levels of prioritized interrupts to minimize external
software interaction. The Interrupt Status Register (ISR) provides the user with four
interrupt status bits. Performing a read cycle on the ISR will provide the user with the
highest pending interrupt level to be serviced. No other interrupts are acknowledged until
the pending interrupt is serviced. A lower level interrupt may be seen after servicing the
higher level interrupt and re-reading the interrupt status bits.
shows the data values (bits 3:0) for the four prioritized interrupt levels and the interrupt
sources associated with each of these interrupt levels.
Table 12.
Bit
1
0
FCR[7]
0
0
1
1
Priority
level
1
2
2
3
4
Symbol
FCR[1]
FCR[0]
ISR[3]
0
0
1
0
0
FIFO Control Register bits description
RCVR trigger levels
Interrupt source
FCR[6]
0
1
0
1
5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s (max.), with 16-byte FIFOs
ISR[2]
1
1
1
0
0
Description
RCVR FIFO reset.
FIFOs enabled.
Rev. 05 — 12 January 2009
logic 0 = Receive FIFO not reset (normal default condition)
logic 1 = clears the contents of the receive FIFO and resets the FIFO
counter logic (the Receive Shift Register is not cleared or altered). This
bit will return to a logic 0 after clearing the FIFO.
logic 0 = disable the transmit and receive FIFO (normal default
condition)
logic 1 = enable the transmit and receive FIFO. This bit must be a ‘1’
when other FCR bits are written to or they will not be programmed.
ISR[1]
1
0
0
1
0
RX FIFO trigger level
01
04
08
14
ISR[0]
0
0
0
0
0
Source of the interrupt
LSR (Receiver Line Status Register)
RXRDY (Received Data Ready)
RXRDY (Receive Data Time-out)
TXRDY (Transmitter Holding Register empty)
MSR (Modem Status Register)
…continued
Table 12 “Interrupt source”
SC16C2550B
© NXP B.V. 2009. All rights reserved.
19 of 43

Related parts for SC16C2550BIBS