IDT82V3001APVG IDT, Integrated Device Technology Inc, IDT82V3001APVG Datasheet - Page 4

IC PLL WAN W/SGL REF INP 56-SSOP

IDT82V3001APVG

Manufacturer Part Number
IDT82V3001APVG
Description
IC PLL WAN W/SGL REF INP 56-SSOP
Manufacturer
IDT, Integrated Device Technology Inc
Type
PLL Clock Generatorr
Series
-r
Datasheet

Specifications of IDT82V3001APVG

Input
CMOS, TTL
Output
CMOS, TTL
Frequency - Max
32.768MHz
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
56-SSOP
Frequency-max
32.768MHz
Function
Wan PLL
Operating Temperature (max)
85C
Operating Temperature (min)
-40C
Package Type
SSOP
Pin Count
56
Mounting
Surface Mount
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Compliant, Lead free / RoHS Compliant
Other names
82V3001APVG

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IDT82V3001APVG
Manufacturer:
MARVELL
Quantity:
12 000
Part Number:
IDT82V3001APVG
Manufacturer:
IDT
Quantity:
2
Part Number:
IDT82V3001APVG
Manufacturer:
IDT
Quantity:
20 000
Figure - 1
Figure - 2
Figure - 3
Figure - 4
Figure - 5
Figure - 6
Figure - 7
Figure - 8
Figure - 9
Figure - 10 Power-Up Reset Circuit.................................................................................................................................. 15
Figure - 11 IDT82V3001A Power Decoupling Scheme .................................................................................................... 16
Figure - 12 Input to Output Timing (Normal Mode)........................................................................................................... 25
Figure - 13 Output Timing 1.............................................................................................................................................. 26
Figure - 14 Output Timing 2.............................................................................................................................................. 27
Figure - 15 Input Control Setup and Hold Timing ............................................................................................................. 27
List of Figures
Block Diagram .................................................................................................................................................. 2
IDT82V3001A SSOP56 Package Pin Assignment........................................................................................... 6
State Control Block......................................................................................................................................... 10
State Control Diagram.................................................................................................................................... 11
TIE Control Circuit Diagram ........................................................................................................................... 12
State Switch with TIE Control Block Enabled................................................................................................. 13
State Switch with TIE Control Block Disabled ................................................................................................ 13
DPLL Block Diagram ...................................................................................................................................... 14
Clock Oscillator Circuit ................................................................................................................................... 15
LIST OF FIGURES
4
October 15, 2008

Related parts for IDT82V3001APVG