ICS8737AG-11LFT IDT, Integrated Device Technology Inc, ICS8737AG-11LFT Datasheet - Page 6

no-image

ICS8737AG-11LFT

Manufacturer Part Number
ICS8737AG-11LFT
Description
IC CLOCK GEN LVPECL 20-TSSOP
Manufacturer
IDT, Integrated Device Technology Inc
Series
HiPerClockS™r
Type
Fanout Buffer (Distribution), Divider, Multiplexerr
Datasheet

Specifications of ICS8737AG-11LFT

Number Of Circuits
1
Ratio - Input:output
2:2
Differential - Input:output
Yes/Yes
Input
CML, HCSL, LVDS, LVHSTL, LVPECL, SSTL
Output
LVPECL
Frequency - Max
650MHz
Voltage - Supply
3.135 V ~ 3.465 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
20-TSSOP
Frequency-max
650MHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
8737AG-11LFT

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
ICS8737AG-11LFT
Quantity:
421
Company:
Part Number:
ICS8737AG-11LFT
Quantity:
421
8737AG-11
The spectral purity in a band at a specific offset from the funda-
mental compared to the power of the fundamental is called the
dBc Phase Noise. This value is normally expressed using a
Phase noise plot and is most often the specified plot in many
applications. Phase noise is defined as the ratio of the noise
power present in a 1Hz band at a specified offset from the fun-
damental frequency to the power value of the fundamental. This
ratio is expressed in decibels (dBm) or a ratio of the power in
As with most timing specifications, phase noise measurements
have issues. The primary issue relates to the limitations of the
equipment. Often the noise floor of the equipment is higher than
the noise floor of the device. This is illustrated above. The de-
-100
-110
-120
-130
-140
-150
-160
-170
-180
-190
-10
-20
-30
-40
-50
-60
-70
-80
-90
0
100
1k
10k
O
A
FFSET
DDITIVE
D
IFFERENTIAL
F
www.idt.com
ROM
P
100k
C
HASE
6
ARRIER
the 1Hz band to the power in the fundamental. When the re-
quired offset is specified, the phase noise is called a dBc value,
which simply means dBm at a specified offset from the funda-
mental. By investigating jitter in the frequency domain, we get a
better understanding of its effects on the desired application over
the entire time record of the signal. It is mathematically possible
to calculate an expected bit error rate given a phase noise plot.
vice meets the noise floor of what is shown, but can actually be
lower. The phase noise is dependant on the input source and
measurement equipment.
-
J
TO
F
ITTER
REQUENCY
- 3.3V LVPECL C
1M
(H
Phase Jitter
Z
)
Input/Output Additive
10M
= 0.04ps typical
L
at 155.52MHz
ICS8737-11
OW
LOCK
S
KEW
REV. C AUGUST 9, 2010
G
ENERATOR
100M
, 1/ 2

Related parts for ICS8737AG-11LFT