W40S11-02H Cypress Semiconductor Corp, W40S11-02H Datasheet - Page 3

no-image

W40S11-02H

Manufacturer Part Number
W40S11-02H
Description
IC CLK BUFF 10OUT SDRAM 28SSOP
Manufacturer
Cypress Semiconductor Corp
Type
Clock Bufferr
Datasheet

Specifications of W40S11-02H

Output
CMOS
Frequency - Max
133MHz
Voltage - Supply
3.135 V ~ 3.465 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
28-SSOP
Frequency-max
133MHz
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Input
-
Other names
428-1401

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
W40S11-02H
Manufacturer:
CYP
Quantity:
20 000
Part Number:
W40S11-02HTR
Manufacturer:
CYP
Quantity:
20 000
Functional Description
Output Control Pins
Outputs three-stated when OE = 0, and toggle when OE = 1.
Outputs are in phase with BUF_IN but are phase delayed by 1
to 5 ns. Outputs can also be controlled via the I
Table 1. Byte Writing Sequence
Sequence
Byte
10
1
2
3
4
5
6
7
8
9
Slave Address
Command
Code
Byte Count
Data Byte 0
Data Byte 1
Data Byte 2
Data Byte 3
Data Byte 4
Data Byte 5
Data Byte 6
Byte Name
11010010
Don’t Care
Don’t Care
Refer to Table 2
Don’t Care
Bit Sequence
2
C interface.
ternal register configuration. Since other devices may exist on the same
common serial data bus, it is necessary to have a specific slave address
for each potential receiver. The slave receiver address for the W40S11-02
is 11010010. Register setting will not be made if the Slave Address is not
correct (or is for an alternate slave receiver).
This byte must be included in the data write sequence to maintain proper
byte allocation. The Command Code Byte is part of the standard serial
communication protocol and may be used when writing to another ad-
dressed slave receiver on the serial data bus.
This byte must be included in the data write sequence to maintain proper
byte allocation. The Byte Count Byte is part of the standard serial com-
munication protocol and may be used when writing to another addressed
slave receiver on the serial data bus.
The data bits in these bytes set internal W40S11-23 registers that control
device operation. The data bits are only accepted when the Address Byte
bit sequence is 11010010, as noted above. For description of bit control
functions, refer to Table 2, Data Byte Serial Configuration Map.
Commands the W40S11-02 to accept the bits in Data Bytes 0–6 for in-
Unused by the W40S11-02, therefore bit values are ignored (don’t care).
Unused by the W40S11-02, therefore bit values are ignored (don’t care).
Refer to Cypress clock drivers.
3
Output Drivers
The W40S11-02 output buffers are CMOS type which deliver
a rail-to-rail (GND to V
capacitive load. Thus, output signaling is both TTL and CMOS
level compatible. Nominal output buffer impedance is 15 ohms.
Operation
Data is written to the W40S11-02 in ten bytes of eight bits
each. Bytes are written in the order shown in Table 1.
Byte Description
DD
) output voltage swing into a nominal
W40S11-02

Related parts for W40S11-02H