XC2VP40-6FF1152C Xilinx Inc, XC2VP40-6FF1152C Datasheet - Page 19

no-image

XC2VP40-6FF1152C

Manufacturer Part Number
XC2VP40-6FF1152C
Description
FPGA Virtex-II Pro Family 43632 Cells 1200MHz 0.13um/90nm (CMOS) Technology 1.5V 1152-Pin FCBGA
Manufacturer
Xilinx Inc
Series
Virtex™-II Pror
Datasheet

Specifications of XC2VP40-6FF1152C

Package
1152FCBGA
Family Name
Virtex-II Pro
Device Logic Units
43632
Number Of Registers
38784
Maximum Internal Frequency
1200 MHz
Typical Operating Supply Voltage
1.5 V
Maximum Number Of User I/os
692
Ram Bits
3538944
Number Of Logic Elements/cells
43632
Number Of Labs/clbs
4848
Total Ram Bits
3538944
Number Of I /o
692
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1152-BBGA, FCBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
Q5392905

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC2VP40-6FF1152C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC2VP40-6FF1152C
Manufacturer:
XILINX
0
Part Number:
XC2VP40-6FF1152C
Manufacturer:
XILINX
Quantity:
80
Part Number:
XC2VP40-6FF1152C
0
Part Number:
XC2VP40-6FF1152CGB
Manufacturer:
XILINX
0
ing character, and remembers its location in the buffer. At
some point, one transceiver designated as the master
instructs all the transceivers to align to the channel bonding
character "P" (or to some location relative to the channel
bonding character).
After this operation, words transmitted to the FPGA fabric
are properly aligned: RRRR, SSSS, TTTT, and so forth, as
shown in the bottom-right portion of
the channels remain properly aligned following the channel
bonding operation, the master transceiver must also control
the clock correction operations described in the previous
section for all channel-bonded transceivers.
Transmitter Buffer
The transmitter's buffer write pointer (TXUSRCLK) is fre-
quency-locked to its read pointer (REFCLK). Therefore,
clock correction and channel bonding are not required. The
purpose of the transmitter's buffer is to accommodate a
phase difference between TXUSRCLK and REFCLK. A
simple FIFO suffices for this purpose. A FIFO depth of four
will permit reliable operation with simple detection of over-
flow or underflow, which could occur if the clocks are not fre-
quency-locked.
DS083 (v4.7) November 5, 2007
Product Specification
R
Figure
7. To ensure that
Virtex-II Pro and Virtex-II Pro X Platform FPGAs: Functional Description
www.xilinx.com
RocketIO X Configuration
This section outlines functions that can be selected or con-
trolled by configuration. Xilinx implementation software sup-
ports the transceiver primitives shown in
Table 3: Supported RocketIO X Transceiver Primitives
Full word SSSS sent over four channels, one byte per channel
GT10_CUSTOM
GT10_OC48_1
GT10_OC48_2
GT10_OC48_4
GT10_PCI_EXPRESS_1
GT10_PCI_EXPRESS_2
GT10_PCI_EXPRESS_4
GT10_INFINIBAND_1
GT10_INFINIBAND_2
GT10_INFINIBAND_4
Before channel bonding
Primitive
P Q R S T
Figure 7: Channel Bonding (Alignment)
P Q R S T
P Q R S T
P Q R S T
P Q R S T
P Q R S T
P Q R S T
P Q R S T
RXUSRCLK
Read
In Transmitters:
In Receivers:
Fully customizable by user
SONET OC-48, 1-byte data path
SONET OC-48, 2-byte data path
SONET OC-48, 4-byte data path
PCI Express, 1-byte data path
PCI Express, 2-byte data path
PCI Express, 4-byte data path
Infiniband, 1-byte data path
Infiniband, 2-byte data path
Infiniband, 4-byte data path
Channel (lane) 0
Channel (lane) 1
Channel (lane) 2
Channel (lane) 3
Description
After channel bonding
Table
P Q R S T
RXUSRCLK
P Q R S T
P Q R S T
P Q R S T
Read
3.
Module 2 of 4
DS083-2_16_010202
8

Related parts for XC2VP40-6FF1152C