XC2VP40-6FF1152C Xilinx Inc, XC2VP40-6FF1152C Datasheet - Page 114

no-image

XC2VP40-6FF1152C

Manufacturer Part Number
XC2VP40-6FF1152C
Description
FPGA Virtex-II Pro Family 43632 Cells 1200MHz 0.13um/90nm (CMOS) Technology 1.5V 1152-Pin FCBGA
Manufacturer
Xilinx Inc
Series
Virtex™-II Pror
Datasheet

Specifications of XC2VP40-6FF1152C

Package
1152FCBGA
Family Name
Virtex-II Pro
Device Logic Units
43632
Number Of Registers
38784
Maximum Internal Frequency
1200 MHz
Typical Operating Supply Voltage
1.5 V
Maximum Number Of User I/os
692
Ram Bits
3538944
Number Of Logic Elements/cells
43632
Number Of Labs/clbs
4848
Total Ram Bits
3538944
Number Of I /o
692
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1152-BBGA, FCBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
Q5392905

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC2VP40-6FF1152C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC2VP40-6FF1152C
Manufacturer:
XILINX
0
Part Number:
XC2VP40-6FF1152C
Manufacturer:
XILINX
Quantity:
80
Part Number:
XC2VP40-6FF1152C
0
Part Number:
XC2VP40-6FF1152CGB
Manufacturer:
XILINX
0
Virtex-II Pro Pin-to-Pin Input Parameter Guidelines
All devices are 100% functionally tested. Listed below are representative values for typical pin locations and normal clock
loading. Values are expressed in nanoseconds unless otherwise noted
Global Clock Set-Up and Hold for LVCMOS25 Standard, With DCM
Table 52: Global Clock Set-Up and Hold for LVCMOS25 Standard, With DCM
DS083 (v4.7) November 5, 2007
Product Specification
Notes:
1. Setup time is measured relative to the Global Clock input signal with the fastest route and the lightest load. Hold time is measured
2. These measurements include:
3. IFF = Input Flip-Flop or Latch
Input Setup and Hold Time Relative to
Global Clock Input Signal for LVCMOS25
Standard.
For data input with different standards,
adjust the setup time delay by the values
shown in
Characteristics Standard Adjustments,
page
No Delay
Global Clock and IFF
relative to the Global Clock input signal with the slowest route and heaviest load.
-
-
23.
CLK0 and CLK180 DCM jitter
Worst-case duty-cycle distortion using CLK0 and CLK180, T
IOB Input Switching
(1)
R
Description
(2)
with DCM
Virtex-II Pro and Virtex-II Pro X Platform FPGAs: DC and Switching Characteristics
T
PSDCM
Symbol
/T
PHDCM
www.xilinx.com
DCD_CLK180
XC2VPX20
XC2VPX70
XC2VP100
XC2VP20
XC2VP30
XC2VP40
XC2VP50
XC2VP70
XC2VP2
XC2VP4
XC2VP7
Device
.
1.54/–0.58
1.59/–0.59
1.66/–0.61
1.68/–0.53
1.68/–0.53
1.81/–0.74
1.85/–0.65
1.85/–0.57
1.86/–0.45
1.86/–0.45
N/A
-7
Speed Grade
1.54/–0.57
1.59/–0.58
1.66/–0.59
1.68/–0.53
1.81/–0.74
1.85/–0.64
1.85/–0.54
1.86/–0.39
1.86/–0.35
1.68/–0.53
1.86/–0.39
-6
1.54/–0.56
1.59/–0.57
1.66/–0.57
1.68/–0.50
1.68/–0.50
1.81/–0.71
1.85/–0.60
1.85/–0.50
1.86/–0.30
1.86/–0.30
1.87/–0.28
-5
Module 3 of 4
Units
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
43

Related parts for XC2VP40-6FF1152C