PPC440EPX-SUA667T Applied Micro Circuits Corporation, PPC440EPX-SUA667T Datasheet - Page 56

no-image

PPC440EPX-SUA667T

Manufacturer Part Number
PPC440EPX-SUA667T
Description
Manufacturer
Applied Micro Circuits Corporation
Datasheet

Specifications of PPC440EPX-SUA667T

Family Name
440EPx
Device Core
PowerPC
Device Core Size
32b
Frequency (max)
667MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
1.5/3.3V
Operating Supply Voltage (max)
1.6/3.45V
Operating Supply Voltage (min)
1.425/3.15V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
680
Package Type
TEBGA
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PPC440EPX-SUA667T
Manufacturer:
FUJITSU
Quantity:
143
440EPx – PPC440EPx Embedded Processor
Table 8. Signal Functional Description (Sheet 1 of 9)
Notes:
1. Receiver input has hysteresis
2. Must pull up (recommended value is 3kΩ to OV
3. Must pull down (recommended value is 1kΩ)
4. If not used, must pull up (recommended value is 3kΩ to OV
5. If not used, must pull down (recommended value is 1kΩ)
6. Strapping input during reset; pull-up or pull-down required
56
PCI Interface
PCIAD00:31
PCIC0:3/BE0:3
PCIClk
PCIDevSel
PCIFrame
PCIGnt0/Req
PCIGnt1:5
PCIIDSel
PCIINT
PCIIRDY
PCIPar
PCIPErr
PCIReq0/Gnt
PCIReq1:5
PCIReset
PCISErr
PCIStop
PCITRDY
Signal Name
Address/Data bus (bidirectional).
Provides timing to the PCI interface for PCI transactions.
Even parity.
PCI Command/Byte Enables
Indicates the driving device has decoded its address as the
target of the current access.
(PCI 2.2 specification requires 8.2K
Driven by the current master to indicate beginning and duration
of an access.
(PCI 2.2 specification requires 8.2K
Indicates that the specified agent is granted access to the bus.
When the internal arbiter is enabled, output is PCIGnt0. When
the internal arbiter is disabled, output is Req.
Indicates that the specified agent is granted access to the bus.
Used only when internal PCI arbiter enabled.
Used as a chip select during configuration read and write
transactions.
Level sensitive PCI interrupt.
Indicates initiating agent’s ability to complete the current data
phase of the transaction.
(PCI 2.2 specification requires 8.2K
Reports data parity errors during all PCI transactions except a
Special Cycle.
(PCI 2.2 specification requires 8.2K
Indicates to the PCI arbiter that the specified agent wishes to use
the bus. When the internal arbiter is enabled, input is PCIReq0.
When internal arbiter is disabled, input is Gnt.
An indication to the PCI arbiter that the specified agent wishes to
use the bus. Used only when internal PCI arbiter enabled.
Brings PCI device registers and logic to a consistent state.
Reports address parity errors, data parity errors on the Special
Cycle command, or other catastrophic system errors.
(PCI 2.2 specification requires 8.2K
Indicates the current target is requesting the master to stop the
current transaction.
(PCI 2.2 specification requires 8.2K
I
phase of the transaction.
(PCI 2.2 specification requires 8.2K
ndicates the target agent’s ability to complete the current data
DD
(EOV
Description
.
DD
DD
for Ethernet)
Ω
Ω
Ω
Ω
Ω
Ω
Ω
(EOV
pull up on host system)
pull up on host system)
pull up on host system)
pull up on host system)
pull up on host system)
pull up on host system)
pull up on host system)
DD
for Ethernet)
Revision 1.30 – February 27, 2009
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
O
O
O
O
I
I
I
I
3.3V PCI
3.3V PCI
3.3V PCI
3.3V PCI
3.3V PCI
3.3V PCI
3.3V PCI
3.3V PCI
3.3V PCI
3.3V PCI
3.3V PCI
3.3V PCI
3.3V PCI
3.3V PCI
3.3V PCI
3.3V PCI
3.3V PCI
3.3V PCI
Type
Data Sheet
AMCC Proprietary
Notes
1, 5
1, 4
1, 4

Related parts for PPC440EPX-SUA667T