ISP1161A1BMGA STEricsson, ISP1161A1BMGA Datasheet - Page 87

no-image

ISP1161A1BMGA

Manufacturer Part Number
ISP1161A1BMGA
Description
Manufacturer
STEricsson
Datasheet

Specifications of ISP1161A1BMGA

Operating Temperature (max)
85C
Operating Temperature (min)
-40C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISP1161A1BMGA
Manufacturer:
EPCOS
Quantity:
6 700
Part Number:
ISP1161A1BMGA
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
Company:
Part Number:
ISP1161A1BMGA
Quantity:
3 000
ISP1161A1_5
Product data sheet
12.4.1.1 External EOT
12.4.1 Bulk endpoints
12.4 End-Of-Transfer conditions
Table 72.
In the DACK-only mode, the ISP1161A1’s DC uses the DACK2 signal as a data strobe.
Input signals RD and WR are ignored. This mode is used in CPU systems that have a
single address space for memory and I/O access. Such systems have no separate
MEMW and MEMR signals: the RD and WR signals are also used as memory data
strobes.
A DMA transfer to/from a bulk endpoint can be terminated by any of the following
conditions (bit names refer to the DcDMAConfiguration register, see
When reading from an OUT endpoint, an external EOT will stop the DMA operation and
clear any remaining data in the current FIFO. For a double- buffered endpoint the other
(inactive) buffer is not affected.
When writing to an IN endpoint, an EOT will stop the DMA operation and the data packet
in the FIFO (even if it is smaller than the maximum packet size) will be sent to the USB
host at the next IN token.
Symbol
EOT
RD
WR
Fig 41. ISP1161A1’s device controller in DACK-only DMA mode.
An external End-Of-Transfer signal occurs on input EOT
The DMA transfer completes as programmed in the DcDMACounter register
(CNTREN = 1)
A short packet is received on an enabled OUT endpoint (SHORTP = 1)
DMA operation is disabled by clearing bit DMAEN.
DACK-only mode: pin functions
Description
End-Of-Transfer
read strobe
write strobe
CONTROLLER
ISP1161A1
DEVICE
D0 to D15
Rev. 05 — 29 September 2009
DACK2
DREQ2
I/O
I
I
I
RAM
…continued
USB single-chip host and device controller
DREQ
DACK
RD
WR
CONTROLLER
Function
DMA controller terminates the transfer
not used
not used
DMA
HLDA
HRQ
ISP1161A1
HRQ
HLDA
© ST-ERICSSON 2009. All rights reserved.
Table
CPU
004aaa186
86):
87 of 137

Related parts for ISP1161A1BMGA