XR88C681CP/40 Exar Corporation, XR88C681CP/40 Datasheet - Page 87

no-image

XR88C681CP/40

Manufacturer Part Number
XR88C681CP/40
Description
Dual Channel UART
Manufacturer
Exar Corporation
Datasheet

Specifications of XR88C681CP/40

Features
*
Number Of Channels
2, DUART
Fifo's
1 Byte, 3 Byte
Voltage - Supply
5V
With Parallel Port
Yes
With Cmos
Yes
Mounting Type
Through Hole
Package / Case
40-DIP (0.600", 15.24mm)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XR88C681CP/40
Manufacturer:
TP
Quantity:
6 238
Part Number:
XR88C681CP/40
Manufacturer:
EXAR/艾科嘉
Quantity:
20 000
Part Number:
XR88C681CP/40-F
Manufacturer:
Linear
Quantity:
185
Receiver Operation During Multi-Drop Mode
When a channel has been programmed into the
Multi-Drop Mode, and the Receiver has been disabled (a
typical configuration), the Receiver will load a character
into the RHR and set the RXRDY indicator (and/or
interrupt) if the A/D bit is “1” (Address flag). However, the
character will be discarded if its A/D bit is “0” (Data flag).
Therefore, in response to the RXRDY indicator, the CPU
should then read the received character and determine if
the address that it represents matches that of the CPU. If
the Addresses do match, (indicating that it is the Target
Slave), then the CPU should enable the Receiver, in
preparation for the subsequent blocks of data.
Once the Receiver has been enabled the Receiver Serial
Data will be processed as in Normal Operation. The
Rev. 2.11
Figure 49. A Flow Diagram Depicting a Procedure That Can Be Used to Receive
No
Character from RHRn
Channel is Commanded
into Multi-Drop Mode.
Receiver is Disabled
MR1n[4:3] = [1, 1]
RXRDY Indicator
Read in Address
been asserted
START
Has
?
Yes
Characters in the Multi-Drop Mode.
No
Read in Data Character
87
Appropriate Channel
Command Register)
(Write x2h to the
Enable Receiver
Newly Received
Address match
CPU Address
New Character a
received characters are accessible to the CPU by reading
the RHR. The state of the A/D flag bit is available at
SRn[5], the Status Register bit normally used to indicate
“Parity Error”. Therefore, in conjunction with receiver
each new character, the CPU should continue to monitor
SRn[5] in order to verify that it is a “0” (Data characters).
Once the “Target CPU” detects a new address character,
SRn[5] =“1”, it should compare this address with its own.
If the addresses do not match, then this CPU is not the
intended recipient of the next block of data, and now
should disable the Receiver. Figure 49 presents a flow
diagram depicting a recommended procedure for
handling received characters while in the Multi-Drop
Mode.
Data Character
Check SRn[5]
from RHR.
SRn[5] = 1?
Does
Is the
?
Yes
No
Yes
Receiver remains Disabled
XR88C681
Reject Character

Related parts for XR88C681CP/40