XC5VLX50-1FFG324C Xilinx Inc, XC5VLX50-1FFG324C Datasheet - Page 116

FPGA, VIRTEX-5 LX, 50K, 324FBGA

XC5VLX50-1FFG324C

Manufacturer Part Number
XC5VLX50-1FFG324C
Description
FPGA, VIRTEX-5 LX, 50K, 324FBGA
Manufacturer
Xilinx Inc
Series
Virtex™-5 LXr

Specifications of XC5VLX50-1FFG324C

No. Of Logic Blocks
7200
Family Type
Virtex-5
No. Of Speed Grades
1
Total Ram Bits
1769472
No. Of I/o's
220
Clock Management
DCM, PLL
I/o Supply Voltage
3.3V
Operating Frequency Max
550MHz
Number Of Logic Elements/cells
46080
Number Of Labs/clbs
3600
Number Of I /o
220
Voltage - Supply
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
324-BBGA, FCBGA
Core Supply Voltage Range
1V
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
HW-V5-ML561-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-V5-ML550-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-V5-ML521-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-AFX-FF324-500-G - BOARD DEV VIRTEX 5 FF324HW-V5GBE-DK-UNI-G - KIT DEV V5 LXT GIGABIT ETHERNET122-1508 - EVALUATION PLATFORM VIRTEX-5
Number Of Gates
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
122-1562

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC5VLX50-1FFG324C
Manufacturer:
XILINX
Quantity:
101
Part Number:
XC5VLX50-1FFG324C
Manufacturer:
XilinxInc
Quantity:
3 000
Part Number:
XC5VLX50-1FFG324C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC5VLX50-1FFG324C
Manufacturer:
XILINX
0
Part Number:
XC5VLX50-1FFG324CES
Manufacturer:
Xilinx Inc
Quantity:
10 000
Chapter 4: Block RAM
116
X-Ref Target - Figure 4-1
Table 4-2: True Dual-Port Names and Descriptions
DI[A|B]
DIP[A|B]
ADDR[A|B]
WE[A|B]
EN[A|B]
SSR[A|B]
CLK[A|B]
DO[A|B]
DOP[A|B]
REGCE[A|B]
CASCADEINLAT[A|B]
Port Name
(1)
(1)
CASCADEOUTREGA
Figure 4-1: True Dual-Port Data Flows
CASCADEOUTLATA
www.xilinx.com
CASCADEINREGA
CASCADEINLATA
DIA
DIPA
ADDRA
WEA
ENA
SSRA
REGCEA
DIB
DIPB
ADDRB
WEB
ENB
SSRB
REGCEB
Data Input Bus
Data Input Parity Bus, can be used for additional data inputs
Address Bus
Byte-wide Write Enable
When inactive no data is written to the block RAM and the
output bus remains in its previous state
Synchronous Set/Reset for either latch or register modes
Clock Input
Data Output Bus
Data Output Parity Bus, can be used for additional data
outputs
Output Register Enable
Cascade input pin for 64K x 1 mode when optional output
registers are not enabled
CLKA
CLKB
36-Kbit Block RAM
Memory
Port A
Port B
36 Kb
Array
CASCADEOUTLATB
CASCADEOUTREGB
CASCADEINLATB
CASCADEINREGB
DOPB
DOPA
DOB
DOA
Description
ug0190_4_01_032106
Virtex-5 FPGA User Guide
UG190 (v5.3) May 17, 2010

Related parts for XC5VLX50-1FFG324C