LAN9311-NZW Standard Microsystems (SMSC), LAN9311-NZW Datasheet - Page 94

no-image

LAN9311-NZW

Manufacturer Part Number
LAN9311-NZW
Description
Manufacturer
Standard Microsystems (SMSC)
Datasheet

Specifications of LAN9311-NZW

Number Of Primary Switch Ports
2
Internal Memory Buffer Size
32
Operating Supply Voltage (typ)
3.3V
Fiber Support
No
Integrated Led Drivers
Yes
Phy/transceiver Interface
MII
Power Supply Type
Analog
Data Rate (typ)
10/100Mbps
Vlan Support
Yes
Operating Temperature (max)
70C
Operating Temperature (min)
0C
Pin Count
128
Mounting
Surface Mount
Jtag Support
No
Operating Supply Voltage (max)
3.6V
Operating Supply Voltage (min)
3V
Operating Temperature Classification
Commercial
Data Rate
100Mbps
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN9311-NZW
Manufacturer:
Standard
Quantity:
2
Part Number:
LAN9311-NZW
Manufacturer:
Microchip Technology
Quantity:
10 000
Revision 1.7 (06-29-10)
7.2.8
7.2.8.1
7.2.9
Auto-Negotiation LP Acknowledge
Link Down (Link Status Negated)
Auto-Negotiation Page Received
For a transmission, the switch fabric MAC drives the transmit data onto the internal MII TXD bus and
asserts TXEN to indicate valid data. The data is in the form of 4-bit wide data at a rate of 25MHz for
100BASE-TX, or 2.5MHz for 10BASE-T.
For reception, the 4-bit data nibbles are sent to the MII MAC Interface block. These data nibbles are
clocked to the controller at a rate of 25MHz for 100BASE-TX, or 2.5MHz for 10BASE-T. RXCLK is the
output clock for the internal MII bus. It is recovered from the received data to clock the RXD bus. If
there is no received signal, it is derived from the system reference clock.
PHY Management Control
The PHY Management Control block is responsible for the management functions of the PHY,
including register access and interrupt generation. A Serial Management Interface (SMI) is used to
support registers 0 through 6 as required by the IEEE 802.3 (Clause 22), as well as the vendor specific
registers allowed by the specification. The SMI interface consists of the MII Management Data (MDIO)
signal and the MII Management Clock (MDC) signal. These signals interface to the Host MAC and
allow access to all PHY registers. Refer to
for a list of all supported registers and register descriptions. Non-supported registers will be read as
FFFFh.
PHY Interrupts
The PHY contains the ability to generate various interrupt events as described in
the
the interrupt, and clears the interrupt signal. The
(PHY_INTERRUPT_MASK_x)
block aggregates the enabled interrupts status into an internal signal which is sent to the System
Interrupt Controller and is reflected via the
the Port 1 PHY, and bit 27 (PHY_INT2) for the Port 2 PHY. For more information on the
LAN9311/LAN9311i interrupts, refer to
PHY Power-Down Modes
There are two power-down modes for the PHY:
Note: For more information on the various power management features of the LAN9311/LAN9311i,
Auto-Negotiation Complete
Parallel Detection Fault
INTERRUPT SOURCE
Remote Fault Detected
ENERGYON Activated
PHY General Power-Down
PHY Energy Detect Power-Down
Port x PHY Interrupt Source Flags Register (PHY_INTERRUPT_SOURCE_x)
refer to
Section 4.3, "Power Management," on page
Table 7.3 PHY Interrupt Sources
enables or disables each PHY interrupt. The PHY Management Control
DATASHEET
Chapter 5, "System Interrupts," on page
94
Interrupt Status Register (INT_STS)
Two Port 10/100 Managed Ethernet Switch with 16-Bit Non-PCI CPU Interface
Section 14.4.2, "Port 1 & 2 PHY Registers," on page 287
PHY_INTERRUPT_SOURCE_x REGISTER BIT #
PHY_INTERRUPT_MASK_x &
Port x PHY Interrupt Mask Register
46.
7
6
5
4
3
2
1
SMSC LAN9311/LAN9311i
49.
bit 26 (PHY_INT1) for
shows the source of
Table
7.3. Reading
Datasheet

Related parts for LAN9311-NZW