ICS853111BY IDT, Integrated Device Technology Inc, ICS853111BY Datasheet - Page 13

no-image

ICS853111BY

Manufacturer Part Number
ICS853111BY
Description
Manufacturer
IDT, Integrated Device Technology Inc
Datasheet

Specifications of ICS853111BY

Lead Free Status / RoHS Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ICS853111BY
Manufacturer:
ICS
Quantity:
2 388
Part Number:
ICS853111BY
Manufacturer:
ICS
Quantity:
20 000
Part Number:
ICS853111BYLF
Manufacturer:
ICS
Quantity:
1 235
Part Number:
ICS853111BYLF
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
ICS853111BYLFT
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
EPAD T
In order to maximize both the removal of heat from the package
and the electrical perfor mance, a land patter n must be
incorporated on the Printed Circuit Board (PCB) within the footprint
of the package corresponding to the exposed metal pad or
exposed heat slug on the package, as shown in Figure 6. The
solderable area on the PCB, as defined by the solder mask, should
be at least the same size/shape as the exposed pad/slug area on
the package to maximize the thermal/electrical performance.
Sufficient clearance should be designed on the PCB between the
outer edges of the land pattern and the inner edges of pad pattern
for the leads to avoid any shorts.
While the land pattern on the PCB provides a means of heat
transfer and electrical grounding from the package to the board
through a solder joint, thermal vias are necessary to effectively
conduct from the surface of the PCB to the ground plane(s). The
land pattern must be connected to ground through these vias.
The vias act as “heat pipes”. The number of vias (i.e. “heat pipes”)
IDT
ICS853111B
LOW SKEW, 1-TO-10, DIFFERENTIAL-TO-2.5V, 3.3V LVPECL/ECL FANOUT BUFFER
/ ICS
HERMAL
1-TO-10, LVPECL/ECL FANOUT BUFFER
SOLDER
PIN PAD
F
IGURE
R
ELEASE
6. A
SSEMBLY FOR
P
ATH
PIN
GROUND PLANE
E
XPOSED
P
AD
T
EXPOSED HEAT SLUG
HERMAL
THERMAL VIA
R
13
ELEASE
are application specific and dependent upon the package power
dissipation as well as electrical conductivity requirements. Thus,
thermal and electrical analysis and/or testing are recommended
to determine the minimum number needed. Maximum thermal
and electrical performance is achieved when an array of vias is
incorporated in the land pattern. It is recommended to use as
many vias connected to ground as possible. It is also
recommended that the via diameter should be 12 to 13mils (0.30
to 0.33mm) with 1oz copper via barrel plating. This is desirable to
avoid any solder wicking inside the via during the soldering process
which may result in voids in solder between the exposed pad/
slug and the thermal land. Precautions should be taken to
eliminate any solder voids between the exposed heat slug and
the land pattern. Note: These recommendations are to be used
as a guideline only. For further information, refer to the Application
Note on the Surface Mount Assembly of Amkor’s Thermally/
Electrically Enhance Leadframe Base Package, Amkor
Technology.
P
ATH
–S
LAND PATTERN
(GROUND PAD)
IDE
SOLDER
V
IEW
(D
RAWING NOT TO
ICS853111BY REV. C JANUARY 13, 2009
PIN
S
CALE
PIN PAD
)
SOLDER

Related parts for ICS853111BY