XC5VLX330-2FFG1760C Xilinx Inc, XC5VLX330-2FFG1760C Datasheet - Page 192

FPGA Virtex®-5 Family 331776 Cells 65nm (CMOS) Technology 1V 1760-Pin FCBGA

XC5VLX330-2FFG1760C

Manufacturer Part Number
XC5VLX330-2FFG1760C
Description
FPGA Virtex®-5 Family 331776 Cells 65nm (CMOS) Technology 1V 1760-Pin FCBGA
Manufacturer
Xilinx Inc
Series
Virtex™-5 LXr

Specifications of XC5VLX330-2FFG1760C

Package
1760FCBGA
Family Name
Virtex®-5
Device Logic Units
331776
Typical Operating Supply Voltage
1 V
Maximum Number Of User I/os
1200
Ram Bits
10616832
Number Of Logic Elements/cells
331776
Number Of Labs/clbs
25920
Total Ram Bits
10616832
Number Of I /o
1200
Voltage - Supply
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1760-BBGA, FCBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
HW-V5-ML525-UNI-G - EVAL PLATFORM ROCKET IO VIRTEX-5HW-AFX-FF1760-500-G - BOARD DEV VIRTEX 5 FF1760
Number Of Gates
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC5VLX330-2FFG1760C
Manufacturer:
INTEL
Quantity:
340
Part Number:
XC5VLX330-2FFG1760C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC5VLX330-2FFG1760C
Manufacturer:
XILINX
0
Part Number:
XC5VLX330-2FFG1760C
Manufacturer:
XILINX
Quantity:
8
Chapter 5: Configurable Logic Blocks (CLBs)
192
Figure 5-17
single LUT.
X-Ref Target - Figure 5-17
As mentioned earlier, an additional output (MC31) and a dedicated connection between
shift registers allows connecting the last bit of one shift register to the first bit of the next,
without using the LUT O6 output. Longer shift registers can be built with dynamic access
to any bit in the chain. The shift register chaining and the F7AMUX, F7BMUX, and F8MUX
multiplexers allow up to a 128-bit shift register with addressable access to be implemented
in one SLICEM.
configurations that can occupy one SLICEM.
X-Ref Target - Figure 5-18
SHIFTIN (D)
A[5:0]
CLK
WE
shows two 16-bit shift registers. The example shown can be implemented in a
Figure 5-18
Figure 5-17: Dual 16-bit Shift Register Configuration
SHIFTIN1 (AX)
SHIFTIN2 (AI)
Figure 5-18: 64-bit Shift Register Configuration
(WE/CE)
(CLK)
A[3:0]
CLK
www.xilinx.com
CE
through
5
5
DI1
A[6:2]
CLK
WE
DI1
A[6:2]
CLK
WE
Figure 5-20
SRL32
SRL32
MC31
MC31
O6
O6
4
4
DI1
A[5:2]
CLK
WE
DI2
A[5:2]
CLK
WE
illustrate various example shift register
F7AMUX
SRL16
SRL16
A5 (AX)
MC31
SHIFTOUT (Q63)
O5
O6
UG190_5_17_050506
Virtex-5 FPGA User Guide
D Q
UG190 (v5.3) May 17, 2010
(MC31)
(Optional)
(AQ)
UG190_5_18_050506
Output (Q)
Registered
Output

Related parts for XC5VLX330-2FFG1760C