EPF10K50VBC356-1 Altera, EPF10K50VBC356-1 Datasheet - Page 62

FLEX 10KA

EPF10K50VBC356-1

Manufacturer Part Number
EPF10K50VBC356-1
Description
FLEX 10KA
Manufacturer
Altera
Datasheet

Specifications of EPF10K50VBC356-1

Family Name
FLEX 10K
Number Of Usable Gates
50000
Number Of Logic Blocks/elements
2880
# Registers
930
# I/os (max)
274
Frequency (max)
250MHz
Process Technology
CMOS
Operating Supply Voltage (typ)
3.3V
Logic Cells
2880
Ram Bits
20480
Device System Gates
116000
Operating Supply Voltage (min)
3V
Operating Supply Voltage (max)
3.6V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
356
Package Type
BGA
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPF10K50VBC356-1
Manufacturer:
ALTERA
0
Part Number:
EPF10K50VBC356-1
Manufacturer:
ALTERA
Quantity:
400
Part Number:
EPF10K50VBC356-1
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EPF10K50VBC356-1
0
Part Number:
EPF10K50VBC356-1N
Manufacturer:
ALTERA
Quantity:
100
62
FLEX 10K Embedded Programmable Logic Device Family Data Sheet
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
EABAA
EABRCCOMB
EABRCREG
EABWP
EABWCCOMB
EABWCREG
EABDD
EABDATACO
EABDATASU
EABDATAH
EABWESU
EABWEH
EABWDSU
EABWDH
EABWASU
EABWAH
EABWO
Table 35. EAB Timing Macroparameters
Symbol
EAB address access delay
EAB asynchronous read cycle time
EAB synchronous read cycle time
EAB write pulse width
EAB asynchronous write cycle time
EAB synchronous write cycle time
EAB data-in to data-out valid delay
EAB clock-to-output delay when using output registers
EAB data/address setup time before clock when using input register
EAB data/address hold time after clock when using input register
EAB WE setup time before clock when using input register
EAB WE hold time after clock when using input register
EAB data setup time before falling edge of write pulse when not using input
registers
EAB data hold time after falling edge of write pulse when not using input
registers
EAB address setup time before rising edge of write pulse when not using
input registers
EAB address hold time after falling edge of write pulse when not using input
registers
EAB write enable to data output valid delay
Notes
Parameter
(1),
(6)
Altera Corporation
Conditions

Related parts for EPF10K50VBC356-1