EPF10K50VBC356-1 Altera, EPF10K50VBC356-1 Datasheet - Page 24

FLEX 10KA

EPF10K50VBC356-1

Manufacturer Part Number
EPF10K50VBC356-1
Description
FLEX 10KA
Manufacturer
Altera
Datasheet

Specifications of EPF10K50VBC356-1

Family Name
FLEX 10K
Number Of Usable Gates
50000
Number Of Logic Blocks/elements
2880
# Registers
930
# I/os (max)
274
Frequency (max)
250MHz
Process Technology
CMOS
Operating Supply Voltage (typ)
3.3V
Logic Cells
2880
Ram Bits
20480
Device System Gates
116000
Operating Supply Voltage (min)
3V
Operating Supply Voltage (max)
3.6V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
356
Package Type
BGA
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPF10K50VBC356-1
Manufacturer:
ALTERA
0
Part Number:
EPF10K50VBC356-1
Manufacturer:
ALTERA
Quantity:
400
Part Number:
EPF10K50VBC356-1
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EPF10K50VBC356-1
0
Part Number:
EPF10K50VBC356-1N
Manufacturer:
ALTERA
Quantity:
100
FLEX 10K Embedded Programmable Logic Device Family Data Sheet
Asynchronous Preset
An asynchronous preset is implemented as either an asynchronous load,
or with an asynchronous clear. If DATA3 is tied to V
, asserting
CC
LABCTRL1 asynchronously loads a one into the register. Alternatively, the
Altera software can provide preset control by using the clear and
inverting the input and output of the register. Inversion control is
available for the inputs to both LEs and IOEs. Therefore, if a register is
preset by only one of the two LABCTRL signals, the DATA3 input is not
needed and can be used for one of the LE operating modes.
Asynchronous Preset & Clear
When implementing asynchronous clear and preset, LABCTRL1 controls
the preset and LABCTRL2 controls the clear. DATA3 is tied to V
,
CC
therefore, asserting LABCTRL1 asynchronously loads a one into the
register, effectively presetting the register. Asserting LABCTRL2 clears the
register.
Asynchronous Load with Clear
When implementing an asynchronous load in conjunction with the clear,
LABCTRL1 implements the asynchronous load of DATA3 by controlling
the register preset and clear. LABCTRL2 implements the clear by
controlling the register clear; LABCTRL2 does not have to feed the preset
circuits.
Asynchronous Load with Preset
When implementing an asynchronous load in conjunction with preset, the
Altera software provides preset control by using the clear and inverting
the input and output of the register. Asserting LABCTRL2 presets the
register, while asserting LABCTRL1 loads the register. The Altera software
inverts the signal that drives DATA3 to account for the inversion of the
register’s output.
Asynchronous Load without Preset or Clear
When implementing an asynchronous load without preset or clear,
LABCTRL1 implements the asynchronous load of DATA3 by controlling
the register preset and clear.
24
Altera Corporation

Related parts for EPF10K50VBC356-1