EPF10K50VBC356-1 Altera, EPF10K50VBC356-1 Datasheet - Page 59

FLEX 10KA

EPF10K50VBC356-1

Manufacturer Part Number
EPF10K50VBC356-1
Description
FLEX 10KA
Manufacturer
Altera
Datasheet

Specifications of EPF10K50VBC356-1

Family Name
FLEX 10K
Number Of Usable Gates
50000
Number Of Logic Blocks/elements
2880
# Registers
930
# I/os (max)
274
Frequency (max)
250MHz
Process Technology
CMOS
Operating Supply Voltage (typ)
3.3V
Logic Cells
2880
Ram Bits
20480
Device System Gates
116000
Operating Supply Voltage (min)
3V
Operating Supply Voltage (max)
3.6V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
356
Package Type
BGA
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPF10K50VBC356-1
Manufacturer:
ALTERA
0
Part Number:
EPF10K50VBC356-1
Manufacturer:
ALTERA
Quantity:
400
Part Number:
EPF10K50VBC356-1
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EPF10K50VBC356-1
0
Part Number:
EPF10K50VBC356-1N
Manufacturer:
ALTERA
Quantity:
100
Altera Corporation
t
t
t
t
t
t
t
t
t
t
t
t
LUT
CLUT
RLUT
PACKED
EN
CICO
CGEN
CGENR
CASC
C
CO
COMB
Table 32. LE Timing Microparameters (Part 1 of 2)
Symbol
LUT delay for data-in
LUT delay for carry-in
LUT delay for LE register feedback
Data-in to packed register delay
LE register enable delay
Carry-in to carry-out delay
Data-in to carry-out delay
LE register feedback to carry-out delay
Cascade-in to cascade-out delay
LE register control signal delay
LE register clock-to-output delay
Combinatorial delay
Figure 28. Synchronous Bidirectional Pin External Timing Model
Tables 32
parameters. These internal timing parameters are expressed as worst-case
values. Using hand calculations, these parameters can be used to estimate
design performance. However, before committing designs to silicon,
actual worst-case performance should be modeled using timing
simulation and analysis.
timing parameters.
FLEX 10K Embedded Programmable Logic Device Family Data Sheet
Dedicated
Clock
through
Parameter
36
describe the FLEX 10K device internal timing
Tables 37
Note (1)
Output Register
Input Register
OE Register
D
D
D
CLRN
CLRN
CLRN
PRN
PRN
PRN
through
Q
Q
Q
38
describe FLEX 10K external
t
OUTCOBIDIR
t
t
XZBIDIR
ZXBIDIR
t
t
INHBIDIR
INSUBIDIR
Bidirectional
Pin
Conditions
59

Related parts for EPF10K50VBC356-1