LAN9215-MT SMSC, LAN9215-MT Datasheet - Page 38

CONTROLLER, ENET, NON-PCI, 100TQFP

LAN9215-MT

Manufacturer Part Number
LAN9215-MT
Description
CONTROLLER, ENET, NON-PCI, 100TQFP
Manufacturer
SMSC
Datasheets

Specifications of LAN9215-MT

Data Rate
100Mbps
No. Of Ports
2
Ethernet Type
IEEE 802.3 / 802.3u
Supply Current
40mA
Supply Voltage Range
2.97V To 3.63V
Operating Temperature Range
0°C To +70°C
Digital Ic Case Style
TQFP
Interface Type
HBI
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN9215-MT
Manufacturer:
BROADCOM
Quantity:
450
Part Number:
LAN9215-MT
Manufacturer:
Standard
Quantity:
1 643
Part Number:
LAN9215-MT
Manufacturer:
SMSC
Quantity:
9
Part Number:
LAN9215-MT
Manufacturer:
SMSC
Quantity:
8 000
Part Number:
LAN9215-MT
Manufacturer:
SMSC
Quantity:
20 000
Revision 1.93 (12-12-07)
3.9
3.9.1
3.9.2
3.9.2.1
The LAN9215i supports power-down modes to allow applications to minimize power consumption. The
following sections describe these modes.
System Description
Power is reduced to various modules by disabling the clocks as outlined in Table 3.9, “Power
Management States,” on page 39. All configuration data is saved when in either of the two low power
states. Register contents are not affected unless specifically indicated in the register description.
Functional Description
There is one normal operating power state, D0 and there are two power saving states: D1, and D2.
Upon entry into either of the two power saving states, only the PMT_CTRL register is accessible for
read operations. In either of the power saving states the READY bit in the PMT_CTRL register will be
cleared. Reads of any other addresses are forbidden until the READY bit is set. All writes, with the
exception of the wakeup write to BYTE_TEST, are also forbidden until the READY bit is set. Only when
in the D0 (Normal) state, when the READY bit is set, can the rest of the device be accessed.
Note 3.3
In system configurations where the PME signal is shared amongst multiple devices, the WUPS field
within the PMT_CTRL register can be read to determine which LAN9215i device is driving the PME
signal.
When the LAN9215i is in a power saving state (D1 or D2), a write cycle to the BYTE_TEST register
will return the LAN9215i to the D0 state.
Components,” on page 133
page
Note 3.4
D1 Sleep
Power consumption is reduced in this state by disabling clocks to portions of the internal logic as
shown in
operational. This state is entered when the host writes a '01' to the PM_MODE bits in the Power
Management (PMT_CTRL) register. The READY bit in PMT_CTRL is cleared when entering the D1
state.
Wake-up frame and Magic Packet detection are automatically enabled in the D1 state. If properly
enabled via the WOL_EN and PME_EN bits, the LAN9215i will assert the PME hardware signal upon
the detection of the wake-up frame or magic packet. The LAN9215i can also assert the host interrupt
(IRQ) on detection of a wake-up frame or magic packet. Upon detection, the WUPS field in PMT_CTRL
will be set to a 10b.
Note 3.5
Note 3.6
A write to the BYTE_TEST register, regardless of whether a wake-up frame or Magic Packet was
detected, will return LAN9215i to the D0 state and will reset the PM_MODE field to the D0 state. As
Power Management
133, shows the power consumption values for each power state.
Table
The LAN9215i must always be read at least once after power-up, reset, or upon return
from a power-saving state, otherwise write operations will not function.
When the LAN9215i is in a power saving state, a write of any data to the BYTE_TEST
register will wake-up the device. DO NOT PERFORM WRITES TO OTHER
ADDRRESSES while the READY bit in the PMT_CTRL register is cleared.
The PME interrupt status bit (PME_INT) in the INT_STS register is set regardless of the
setting of PME_EN.
Wake-up frame and Magic Packet detection is automatically enabled when entering the D1
state. For wake-up frame detection, the wake-up frame filter must be programmed before
entering the D1 state (see
the host interrupt and PME signal must be enabled prior to entering the D1 state.
3.9. In this mode the clock to the internal PHY and portions of the MAC are still
and
Highly Efficient Single-Chip 10/100 Ethernet Controller with HP Auto-MDIX and Industrial Temperature Support
Table 7.2, “Power Consumption Device and System Components,” on
DATASHEET
Section 3.5, "Wake-up Frame Detection," on page
38
Table 7.2, “Power Consumption Device and System
SMSC
28). If used,
LAN9215i
Datasheet

Related parts for LAN9215-MT