PCA9501D,118 NXP Semiconductors, PCA9501D,118 Datasheet - Page 11

no-image

PCA9501D,118

Manufacturer Part Number
PCA9501D,118
Description
I/O Expanders, Repeaters & Hubs 8BIT I2C FMQB GPIONT PU2K EPR
Manufacturer
NXP Semiconductors
Series
-r
Datasheet

Specifications of PCA9501D,118

Logic Family
PCA9501
Number Of Lines (input / Output)
8.0 / 8.0
Operating Supply Voltage
2.5 V to 3.6 V
Power Dissipation
400 mW
Operating Temperature Range
- 40 C to + 85 C
Input Voltage
5 V
Logic Type
I/O Expander
Maximum Clock Frequency
400 KHz
Mounting Style
SMD/SMT
Number Of Input Lines
8.0
Number Of Output Lines
8.0
Output Current
25 mA
Output Voltage
5 V
Package / Case
SO-20
Mounting Type
Surface Mount
Voltage - Supply
2.5 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Interface
I²C, SMBus
Number Of I /o
8
Frequency - Clock
400kHz
Interrupt Output
Yes
Includes
EEPROM
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
OM6285 - EVAL BOARD I2C-2002-1A568-4002 - DEMO BOARD I2C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
935272364118 PCA9501D-T
NXP Semiconductors
8. Characteristics of the I
PCA9501_4
Product data sheet
8.1.1 START and STOP conditions
8.1 Bit transfer
8.2 System configuration
The I
lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be
connected to a positive supply via a pull-up resistor when connected to the output stages
of a device. Data transfer may be initiated only when the bus is not busy.
One data bit is transferred during each clock pulse. The data on the SDA line must remain
stable during the HIGH period of the clock pulse as changes in the data line at this time
will be interpreted as control signals (see
Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW
transition of the data line while the clock is HIGH is defined as the START condition (S). A
LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the STOP
condition (P) (see
A device generating a message is a ‘transmitter’; a device receiving is the ‘receiver’. The
device that controls the message is the ‘master’ and the devices which are controlled by
the master are the ‘slaves’ (see
Fig 17. Bit transfer
Fig 18. Definition of START and STOP conditions
2
C-bus is for 2-way, 2-line communication between different ICs or modules. The two
SDA
SCL
START condition
2
SDA
SCL
Figure
C-bus
S
Rev. 04 — 10 February 2009
8-bit I
18).
2
C-bus and SMBus I/O port with interrupt, 2-kbit EEPROM
Figure
data valid
data line
stable;
19).
Figure
allowed
change
of data
17).
STOP condition
mba607
P
PCA9501
© NXP B.V. 2009. All rights reserved.
mba608
11 of 28

Related parts for PCA9501D,118