DS92LV2411SQ/NOPB National Semiconductor, DS92LV2411SQ/NOPB Datasheet - Page 25

no-image

DS92LV2411SQ/NOPB

Manufacturer Part Number
DS92LV2411SQ/NOPB
Description
IC SERIALIZER 24BIT 48LLP
Manufacturer
National Semiconductor
Datasheet

Specifications of DS92LV2411SQ/NOPB

Lead Free Status / RoHS Status
Lead free / RoHS Compliant
1.8V or 3.3V VDDIO Operation
The Des parallel bus and Serial Bus Interface can operate
with 1.8 V or 3.3 V levels (V
The 1.8 V levels will offer a lower noise (EMI) and also a sys-
tem power savings.
Power Saving Features
Des — PowerDown Feature (PDB)
The Des has a PDB input pin to ENABLE or POWER DOWN
the device. This pin can be controlled by the system to save
power, disabling the Des when the display is not needed. An
auto detect mode is also available. In this mode, the PDB pin
is tied High and the Des will enter POWER DOWN when the
serial stream stops. When the serial stream starts up again,
the Des will lock to the input stream and assert the LOCK pin
and output valid data. In POWER DOWN mode, the Data and
CLKOUT output states are determined by the OSS_SEL sta-
SSC3
H
H
H
H
H
H
H
H
L
L
L
L
L
L
L
L
FIGURE 20. SSCG Waveform
LH_MODE = H (5 - 20 MHz)
SSC2
H
H
H
H
H
H
H
H
L
L
L
L
L
L
L
L
DDIO
SSC[3:0] Inputs
TABLE 7. SSCG Configuration (LF_MODE = H) — Des Output
) for target host compatibility.
SSC1
H
H
H
H
H
H
H
H
L
L
L
L
L
L
L
L
30065333
SSC0
H
H
H
H
H
H
H
H
L
L
L
L
L
L
L
L
25
tus. Note – in POWER DOWN, the optional Serial Bus Control
Registers are RESET.
Des — Stop Stream SLEEP Feature
The Des will enter a low power SLEEP state when the input
serial stream is stopped. A STOP condition is detected when
the embedded clock bits are not present. When the serial
stream starts again, the Des will then lock to the incoming
signal and recover the data. Note – in STOP STREAM
SLEEP, the optional Serial Bus Control Registers values are
RETAINED.
Des — CLOCK-DATA RECOVERY STATUS FLAG (LOCK)
and OUTPUT STATE SELECT (OSS_SEL)
When PDB is driven HIGH, the CDR PLL begins locking to
the serial input and LOCK goes from TRI-STATE to LOW
(depending on the value of the OSS_SEL setting). After the
DS92LV2412 completes its lock sequence to the input serial
data, the LOCK output is driven HIGH, indicating valid data
and clock recovered from the serial input is available on the
parallel bus and clock outputs. The CLKOUT output is held at
its current state at the change from OSC_CLK (if this is en-
abled via OSC_SEL) to the recovered clock (or vice versa).
If there is a loss of clock from the input serial stream, LOCK
is driven Low and the state of the outputs are based on the
OSS_SEL setting (STRAP PIN configuration or register).
Des — Oscillator Output — Optional
The Des provides an optional clock output when the input
clock (serial stream) has been lost. This is based on an inter-
nal oscillator. The frequency of the oscillator may be selected.
This feature may be controlled by the external pin or by reg-
ister. See
Table 9
fdev (%)
±0.5
±1.0
±1.5
±2.0
±0.5
±1.0
±1.5
±2.0
±0.5
±1.0
±1.5
±2.0
±0.5
±1.0
±1.5
NA
and
Table
Result
10.
fmod (kHz)
CLK/620
CLK/370
CLK/258
CLK/192
Disable
www.national.com

Related parts for DS92LV2411SQ/NOPB