AT91SAM7SE512B-AU Atmel, AT91SAM7SE512B-AU Datasheet - Page 101

no-image

AT91SAM7SE512B-AU

Manufacturer Part Number
AT91SAM7SE512B-AU
Description
IC ARM7 MCU FLASH 512K 128-LQFP
Manufacturer
Atmel
Series
AT91SAMr
Datasheet

Specifications of AT91SAM7SE512B-AU

Core Processor
ARM7
Core Size
16/32-Bit
Speed
55MHz
Connectivity
EBI/EMI, I²C, SPI, SSC, UART/USART, USB
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
88
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 1.95 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Core
ARM7TDMI
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT91SAM7SE512B-AU
Manufacturer:
TOREX
Quantity:
15 600
Part Number:
AT91SAM7SE512B-AU
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
AT91SAM7SE512B-AU
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Company:
Part Number:
AT91SAM7SE512B-AU
Quantity:
720
Part Number:
AT91SAM7SE512B-AUR
Manufacturer:
Atmel
Quantity:
10 000
19. Embedded Flash Controller (EFC)
19.1
19.2
19.2.1
6222F–ATARM–14-Jan-11
Overview
Functional Description
Embedded Flash Organization
The Embedded Flash Controller (EFC ) is a part of the Memory Controller and ensures the inter-
face of the Flash block with the 32-bit internal bus. It increases performance in Thumb Mode for
Code Fetch with its system of 32-bit buffers. It also manages the programming, erasing, locking
and unlocking sequences using a full set of commands.
The SAM7SE512 is equipped with two EFCs, EFC0 and EFC1. EFC1 does not feature the
Security bit and GPNVM bits. The Security bit and GPNVM bits embedded only on EFC0 apply
to the two blocks in the SAM7SE512.
The SAM7SE256/32 is equipped with one EFC (EFC0).
The Embedded Flash interfaces directly to the 32-bit internal bus. It is composed of several
interfaces:
The Embedded Flash size, the page size and the lock region organization are described in the
product definition section.
• One memory plane organized in several pages of the same size
• Two 32-bit read buffers used for code read optimization (see
• One write buffer that manages page programming. The write buffer size is equal to the page
• Several lock bits used to protect write and erase operations on lock regions. A lock region is
• Several general-purpose NVM bits. Each bit controls a specific feature in the device. Refer to
102).
size. This buffer is write-only and accessible all along the 1 MByte address space, so that
each word can be written to its final address (see
composed of several consecutive pages, and each lock region has its associated lock bit.
the product definition section to get the GPNVM assignment.
SAM7SE512/256/32 Preliminary
“Write Operations” on page
“Read Operations” on page
104).
101

Related parts for AT91SAM7SE512B-AU