CLRC63201T/0FE,112 NXP Semiconductors, CLRC63201T/0FE,112 Datasheet - Page 9

IC I.CODE HS READER 32-SOIC

CLRC63201T/0FE,112

Manufacturer Part Number
CLRC63201T/0FE,112
Description
IC I.CODE HS READER 32-SOIC
Manufacturer
NXP Semiconductors
Series
I-Coder
Datasheets

Specifications of CLRC63201T/0FE,112

Rf Type
Read Only
Frequency
13.56MHz
Features
ISO14443-A, ISO14443-B, ISO15693, ISO18000-3
Package / Case
32-SOIC (0.300", 7.50mm Width)
Product
RFID Readers
Operating Temperature Range
- 25 C to + 85 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
568-2199-5
935269690112
CLRC632
CLRC63201TD

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CLRC63201T/0FE,112
Manufacturer:
IR
Quantity:
3 400
Part Number:
CLRC63201T/0FE,112
Manufacturer:
NXP/恩智浦
Quantity:
20 000
NXP Semiconductors
CLRC632_35
Product data sheet
PUBLIC
Fig 4.
Connection to microprocessor: common read and write strobes
address bus (A3 to An)
address bus (A0 to A2)
data bus (D0 to D7)
HIGH
Data strobe (NDS)
Read/Write (R/NW)
9.1.3.2 Common read and write strobe
9.1.3.3 Common read and write strobe: EPP with handshake
9.1.4 Serial Peripheral Interface
Refer to
Refer to
Remark: In the EPP standard a chip select signal is not defined. To cover this situation,
the status of the NCS pin can be used to inhibit the nDStrb signal. If this inhibitor is not
used, it is mandatory that pin NCS is connected to pin DVSS.
Remark: After each Power-On or Hard reset, the nWait signal on pin A0 is
high-impedance. nWait is defined as the first negative edge applied to the nAStrb pin after
the reset phase. The CLRC632 does not support Read Address Cycle.
The CLRC632 provides compatibility with the 5-wire Serial Peripheral Interface (SPI)
standard and acts as a slave during the SPI communication. The SPI clock signal SCK
must be generated by the master. Data communication from the master to the slave uses
the MOSI line. The MISO line sends data from the CLRC632 to the master.
Fig 5.
DECODER
ADDRESS
Section 13.4.2 on page 103
Section 13.4.3 on page 104
Connection to microprocessor: EPP common read/write strobes and handshake
NCS
A0 to A2
D0 to D7
ALE
NRD
NWR
CLRC632
Rev. 3.5 — 10 November 2009
multiplexed address/data (AD1 to AD8)
Address strobe (nAStrb)
Data strobe (nDStrb)
Read/Write (nWrite)
LOW
HIGH
HIGH
nWait
Multiple protocol contactless reader IC (MIFARE/I-CODE1)
073935
non-multiplexed address
LOW
HIGH
LOW
multiplexed address/data (AD0 to AD7)
Address strobe (AS)
Data strobe (NDS)
Read/Write (R/NW)
for timing specification.
for timing specification.
NCS
A2
A1
A0
AD0 to AD7
ALE
NRD
NWR
CLRC632
DECODER
ADDRESS
001aak609
NCS
A2
A1
A0
AD0 to AD7
ALE
NRD
NWR
CLRC632
CLRC632
© NXP B.V. 2009. All rights reserved.
001aak608
9 of 126

Related parts for CLRC63201T/0FE,112