MC68HC11F1CFN4 Freescale Semiconductor, MC68HC11F1CFN4 Datasheet - Page 130

no-image

MC68HC11F1CFN4

Manufacturer Part Number
MC68HC11F1CFN4
Description
IC MCU 512 EEPROM 4MHZ 68-PLCC
Manufacturer
Freescale Semiconductor
Series
HC11r
Datasheets

Specifications of MC68HC11F1CFN4

Core Processor
HC11
Core Size
8-Bit
Speed
4MHz
Connectivity
SCI, SPI
Peripherals
POR, WDT
Number Of I /o
30
Program Memory Type
ROMless
Eeprom Size
512 x 8
Ram Size
1K x 8
Voltage - Supply (vcc/vdd)
4.75 V ~ 5.25 V
Data Converters
A/D 8x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
68-PLCC
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68HC11F1CFN4
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68HC11F1CFN4
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MC68HC11F1CFN4R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
10.4 Channel Assignments
10.5 Single-Channel Operation
10.6 Multiple-Channel Operation
10-6
The multiplexer allows the A/D converter to select one of sixteen analog signals. Eight
of these channels correspond to port E input lines, four of the channels are internal
reference points or test functions, and four channels are reserved. Refer to Table 10-
1.
There are two types of single-channel operation. When SCAN = 0, the first type, the
single selected channel is converted four consecutive times. The first result is stored
in A/D result register 1 (ADR1), and the fourth result is stored in ADR4. After the fourth
conversion is complete, all conversion activity is halted until a new conversion com-
mand is written to the ADCTL register. In the second type of single-channel operation,
SCAN = 1, conversions continue to be performed on the selected channel with the fifth
conversion being stored in register ADR1 (overwriting the first conversion result), the
sixth conversion overwriting ADR2, and so on.
There are two types of multiple-channel operation. When SCAN = 0, the first type, a
selected group of four channels is converted one time each. The first result is stored
in A/D result register 1 (ADR1), and the fourth result is stored in ADR4. After the fourth
conversion is complete, all conversion activity is halted until a new conversion com-
mand is written to the ADCTL register. In the second type of multiple-channel opera-
tion, SCAN = 1, conversions continue to be performed on the selected group of
channels with the fifth conversion being stored in register ADR1 (replacing the earlier
conversion result for the first channel in the group), the sixth conversion overwriting
ADR2, and so on.
Table 10-1 A/D Converter Channel Assignments
*Used for factory testing
Freescale Semiconductor, Inc.
Channel
Number
For More Information On This Product,
10
11
12
13
14
15
16
1
2
3
4
5
6
7
8
9
ANALOG-TO-DIGITAL CONVERTER
Go to: www.freescale.com
Reserved*
Reserved
Reserved
Reserved
Reserved
Channel
(V
Signal
V
V
AN0
AN1
AN2
AN3
AN4
AN5
AN6
AN7
RH
RH
RL
)/2*
*
*
Result in ADRx if
MULT = 1
ADR1
ADR2
ADR3
ADR4
ADR1
ADR2
ADR3
ADR4
ADR1
ADR2
ADR3
ADR4
TECHNICAL DATA
MC68HC11F1

Related parts for MC68HC11F1CFN4