ST72F321AR9TA STMicroelectronics, ST72F321AR9TA Datasheet - Page 55

IC MCU 8BIT 60KB FLASH 64-TQFP

ST72F321AR9TA

Manufacturer Part Number
ST72F321AR9TA
Description
IC MCU 8BIT 60KB FLASH 64-TQFP
Manufacturer
STMicroelectronics
Series
ST7r
Datasheet

Specifications of ST72F321AR9TA

Core Processor
ST7
Core Size
8-Bit
Speed
8MHz
Connectivity
I²C, SCI, SPI
Peripherals
LVD, POR, PWM, WDT
Number Of I /o
48
Program Memory Size
60KB (60K x 8)
Program Memory Type
FLASH
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
3.8 V ~ 5.5 V
Data Converters
A/D 16x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
64-TQFP, 64-VQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ST72F321AR9TA
Manufacturer:
ST
Quantity:
215
Part Number:
ST72F321AR9TA
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
ST72F321AR9TA
Manufacturer:
ST
0
Part Number:
ST72F321AR9TA
Manufacturer:
ST
Quantity:
20 000
Part Number:
ST72F321AR9TAE
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
ST72F321AR9TAE
Manufacturer:
ST
0
Part Number:
ST72F321AR9TATR
Manufacturer:
STMicroelectronics
Quantity:
10 000
WATCHDOG TIMER (Cont’d)
10.1.5 Low Power Modes
10.1.6 Hardware Watchdog Option
If Hardware Watchdog is selected by option byte,
the watchdog is always active and the WDGA bit in
the WDGCR is not used. Refer to the Option Byte
description.
10.1.7 Using Halt Mode with the WDG
(WDGHALT option)
The following recommendation applies if Halt
mode is used when the watchdog is enabled.
– Before executing the HALT instruction, refresh
10.1.8 Interrupts
None.
the WDG counter, to avoid an unexpected WDG
reset immediately after waking up the microcon-
troller.
SLOW
Mode
WAIT
HALT
Description
No effect on Watchdog.
No effect on Watchdog.
OIE bit in
MCCSR
register
0
0
1
WDGHALT bit
in Option
Byte
0
1
x
No Watchdog reset is generated. The MCU enters Halt mode. The Watch-
dog counter is decremented once and then stops counting and is no longer
able to generate a watchdog reset until the MCU receives an external inter-
rupt or a reset.
If an external interrupt is received, the Watchdog restarts counting after 256
or 4096 CPU clocks. If a reset is generated, the Watchdog is disabled (reset
state) unless Hardware Watchdog is selected by option byte. For applica-
tion recommendations see
A reset is generated.
No reset is generated. The MCU enters Active Halt mode. The Watchdog
counter is not decremented. It stop counting. When the MCU receives an
oscillator interrupt or external interrupt, the Watchdog restarts counting im-
mediately. When the MCU receives a reset the Watchdog restarts counting
after 256 or 4096 CPU clocks.
10.1.9 Register Description
CONTROL REGISTER (WDGCR)
Read/Write
Reset Value: 0111 1111 (7Fh)
Bit 7 = WDGA Activation bit.
This bit is set by software and only cleared by
hardware after a reset. When WDGA = 1, the
watchdog can generate a reset.
0: Watchdog disabled
1: Watchdog enabled
Note: This bit is not used if the hardware watch-
dog option is enabled by option byte.
Bit 6:0 = T[6:0] 7-bit counter (MSB to LSB).
These bits contain the value of the watchdog
counter. It is decremented every 16384 f
cles (approx.). A reset is produced when it rolls
over from 40h to 3Fh (T6 becomes cleared).
WDGA
7
ST72321Rx ST72321ARx ST72321Jx
Section 0.1.7
T6
T5
below.
T4
T3
T2
T1
OSC2
55/193
T0
0
cy-

Related parts for ST72F321AR9TA