PIC24FJ256GB206-I/MR Microchip Technology, PIC24FJ256GB206-I/MR Datasheet - Page 23

MCU PIC 16BIT FLASH 256K 64VQFN

PIC24FJ256GB206-I/MR

Manufacturer Part Number
PIC24FJ256GB206-I/MR
Description
MCU PIC 16BIT FLASH 256K 64VQFN
Manufacturer
Microchip Technology
Series
PIC® 24Fr

Specifications of PIC24FJ256GB206-I/MR

Core Size
16-Bit
Program Memory Size
256KB (85.5K x 24)
Core Processor
PIC
Speed
32MHz
Connectivity
I²C, IrDA, SPI, UART/USART, USB OTG
Peripherals
Brown-out Detect/Reset, LVD, POR, PWM, WDT
Number Of I /o
52
Program Memory Type
FLASH
Ram Size
96K x 8
Voltage - Supply (vcc/vdd)
2.2 V ~ 3.6 V
Data Converters
A/D 16x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
64-VFQFN, Exposed Pad
Controller Family/series
PIC24
No. Of I/o's
52
Ram Memory Size
96KB
Cpu Speed
32MHz
No. Of Timers
5
No. Of Pwm Channels
9
Processor Series
PIC24FJ
Core
PIC
Data Bus Width
16 bit
Data Ram Size
96 KB
Interface Type
I2C, SPI, UART
Maximum Clock Frequency
32 MHz
Number Of Programmable I/os
29
Number Of Timers
5
Operating Supply Voltage
2.2 V to 3.6 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
52713-733, 52714-737, 53276-922, EWDSPIC
Development Tools By Supplier
PG164130, DV164035, DV244005, DV164005, DM240001, MA240021
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 16 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details
TABLE 1-3:
 2010 Microchip Technology Inc.
CN81
CN82
CN83
CN84
CTEDG1
CTEDG2
CTPLS
CV
D+
D-
DMH
DMLN
DPH
DPLN
ENVREG
INT0
MCLR
OSCI
OSCO
PGEC1
PGED1
PGEC2
PGED2
PGEC3
PGED3
Legend:
Note 1:
Function
REF
2:
3:
4:
TTL = TTL input buffer
ANA = Analog level input/output
The alternate EPMP pins are selected when the ALTPMP (CW3<12>) bit is programmed to ‘0’.
The PMSC2 signal will replace the PMA15 signal on the 15-pin PMA when CSF<1:0> = 01 or 10.
The PMCS1 signal will replace the PMA14 signal on the 14-pin PMA when CSF<1:0> = 10.
The alternate V
TQFP/QFN
64-Pin
37
36
28
27
29
23
37
36
46
42
50
43
57
46
39
40
15
16
17
18
12
11
7
PIC24FJ256GB210 FAMILY PINOUT DESCRIPTIONS (CONTINUED)
Pin Number
REF
100-Pin
TQFP
pins selected when the ALTVREF (CW1<5>) bit is programmed to ‘0’.
95
57
56
42
41
43
34
57
56
72
68
77
69
86
72
13
63
64
24
25
26
27
20
21
1
121-Pin
BGA
H10
H10
A10
E10
F11
J11
J11
C4
B2
K7
D9
E9
D9
F1
F9
K1
K2
H1
H2
L7
J7
L5
J7
L1
J3
PIC24FJ256GB210 FAMILY
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
O
O
O
O
O
O
O
I
I
I
I
I
I
I
I
I
I
Buffer
Input
ANA
ANA
ANA
ANA
ST
ST
ST
ST
ST
ST
ST
ST
ST
ST
ST
ST
ST
ST = Schmitt Trigger input buffer
I
2
C™ = I
Interrupt-on-Change Inputs.
CTMU External Edge Input 1.
CTMU External Edge Input 2.
CTMU Pulse Output.
Comparator Voltage Reference Output.
USB Differential Plus Line (internal transceiver).
USB Differential Minus Line (internal transceiver).
D- External Pull-up Control Output.
D- External Pull-down Control Output.
D+ External Pull-up Control Output.
D+ External Pull-down Control Output.
Voltage Regulator Enable.
External Interrupt Input.
Master Clear (device Reset) Input. This line is brought low
to cause a Reset.
Main Oscillator Input Connection.
Main Oscillator Output Connection.
In-Circuit Debugger/Emulator/ICSP™ Programming Clock 1.
In-Circuit Debugger/Emulator/ICSP Programming Data 1.
In-Circuit Debugger/Emulator/ICSP Programming Clock 2.
In-Circuit Debugger/Emulator/ICSP Programming Data 2.
In-Circuit Debugger/Emulator/ICSP Programming Clock 3.
In-Circuit Debugger/Emulator/ICSP Programming Data 3.
2
C/SMBus input buffer
Description
DS39975A-page 23

Related parts for PIC24FJ256GB206-I/MR