C8051F986-GUR Silicon Labs, C8051F986-GUR Datasheet - Page 93

no-image

C8051F986-GUR

Manufacturer Part Number
C8051F986-GUR
Description
8-bit Microcontrollers - MCU 8kB 512B RAM 12b ADC
Manufacturer
Silicon Labs
Datasheet

Specifications of C8051F986-GUR

Rohs
yes
Core
8051
Processor Series
C8051
Data Bus Width
8 bit
7.5.
The SFRs used to enable and configure the comparator are described in the following register
descriptions. The comparator must be enabled by setting the CP0EN bit to logic 1 before it can be used.
From an enabled state, a comparator can be disabled and placed in a low power state by clearing the
CP0EN bit to logic 0.
Important Note About Comparator Settings: False rising and falling edges can be detected by the
Comparator while powering on or if changes are made to the hysteresis or response time control bits.
Therefore, it is recommended that the rising-edge and falling-edge flags be explicitly cleared to logic 0 a
short time after the comparator is enabled or its mode bits have been changed. The Comparator Power Up
Time is specified in Section “Table 4.14. Comparator Electrical Characteristics” on page 61.
(Programmed with CP0HYP Bits)
Comparator Register Descriptions
Positive Hysteresis Voltage
INPUTS
OUTPUT
VIN+
VIN-
CIRCUIT CONFIGURATION
Positive Hysteresis
CP0-
CP0+
VIN+
VIN-
Disabled
V
OL
V
OH
+
_
Figure 7.2. Comparator Hysteresis Plot
CP0
Positive Hysteresis
Maximum
OUT
Rev. 1.1
Negative Hysteresis
Disabled
C8051F99x-C8051F98x
Negative Hysteresis
(Programmed by CP0HYN Bits)
Maximum
Negative Hysteresis Voltage
93

Related parts for C8051F986-GUR