XR16L2751CM EXAR [Exar Corporation], XR16L2751CM Datasheet - Page 28

no-image

XR16L2751CM

Manufacturer Part Number
XR16L2751CM
Description
2.25V TO 5.5V DUART WITH 64-BYTE FIFO AND POWERSAVE
Manufacturer
EXAR [Exar Corporation]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XR16L2751CM
Manufacturer:
EXAR/艾科嘉
Quantity:
20 000
Part Number:
XR16L2751CM-F
Manufacturer:
EXAR
Quantity:
1 597
Part Number:
XR16L2751CM-F
Manufacturer:
Exar Corporation
Quantity:
10 000
Part Number:
XR16L2751CM-F
Manufacturer:
EXAR/艾科嘉
Quantity:
20 000
Company:
Part Number:
XR16L2751CM-F
Quantity:
263
Company:
Part Number:
XR16L2751CM-F
Quantity:
250
Company:
Part Number:
XR16L2751CM-F
Quantity:
157
Part Number:
XR16L2751CMTR-F
Manufacturer:
Exar Corporation
Quantity:
10 000
Part Number:
XR16L2751CMTR-F
Manufacturer:
EXAR
Quantity:
8 000
Company:
Part Number:
XR16L2751CMTR-F
Quantity:
958
áç
áç
áç
áç
FCR[2]: TX FIFO Reset
This bit is only active when FCR bit-0 is a ‘1’.
Logic 0 = No transmit FIFO reset (default).
Logic 1 = Reset the transmit FIFO pointers and FIFO level counter logic (the transmit shift register is not
cleared or altered). This bit will return to a logic 0 after resetting the FIFO.
FCR[3]: DMA Mode Select
Controls the behavior of the TXRDY# and RXRDY# pins. See DMA operation section for details.
FCR[5:4]: Transmit FIFO Trigger Select
(logic 0 = default, TX trigger level = one)
These 2 bits set the trigger level for the transmit FIFO. The UART will issue a transmit interrupt when the
number of characters in the FIFO falls below the selected trigger level, or when it gets empty in case that the
FIFO did not get filled over the trigger level on last re-load.
must be set to ‘1’ before these bits can be accessed.Note that the receiver and the transmitter cannot use
different trigger tables. Whichever selection is made last applies to both the RX and TX side.
FCR[7:6]: Receive FIFO Trigger Select
(logic 0 = default, RX trigger level =1)
The FCTR Bits 5-4 are associated with these 2 bits. These 2 bits are used to set the trigger level for the receive
FIFO. The UART will issue a receive interrupt when the number of the characters in the FIFO crosses the
trigger level.
different trigger tables. Whichever selection is made last applies to both the RX and TX side.
Logic 0 = Normal Operation (default).
Logic 1 = DMA Mode.
Table 11
shows the complete selections. Note that the receiver and the transmitter cannot use
2.25V TO 5.5V DUART WITH 64-BYTE FIFO AND POWERSAVE
28
Table 11
below shows the selections. EFR bit-4
XR16L2751
REV. 1.0.0

Related parts for XR16L2751CM